3 #if __ARM_ARCH_4__ || __ARM_ARCH_4T__ || __ARM_ARCH == 4
4 #define BLX "mov lr,pc\n\tbx"
9 extern hidden uintptr_t __a_cas_ptr, __a_barrier_ptr;
11 #if ((__ARM_ARCH_6__ || __ARM_ARCH_6K__ || __ARM_ARCH_6KZ__ || __ARM_ARCH_6ZK__) && !__thumb__) \
12 || __ARM_ARCH_6T2__ || __ARM_ARCH_7A__ || __ARM_ARCH_7R__ || __ARM_ARCH >= 7
15 static inline int a_ll(volatile int *p)
18 __asm__ __volatile__ ("ldrex %0, %1" : "=r"(v) : "Q"(*p));
23 static inline int a_sc(volatile int *p, int v)
26 __asm__ __volatile__ ("strex %0,%2,%1" : "=&r"(r), "=Q"(*p) : "r"(v) : "memory");
30 #if __ARM_ARCH_7A__ || __ARM_ARCH_7R__ || __ARM_ARCH >= 7
32 #define a_barrier a_barrier
33 static inline void a_barrier()
35 __asm__ __volatile__ ("dmb ish" : : : "memory");
40 #define a_pre_llsc a_barrier
41 #define a_post_llsc a_barrier
46 static inline int a_cas(volatile int *p, int t, int s)
49 register int r0 __asm__("r0") = t;
50 register int r1 __asm__("r1") = s;
51 register volatile int *r2 __asm__("r2") = p;
52 register uintptr_t r3 __asm__("r3") = __a_cas_ptr;
54 __asm__ __volatile__ (
56 : "+r"(r0), "+r"(r3) : "r"(r1), "r"(r2)
57 : "memory", "lr", "ip", "cc" );
59 if ((old=*p)!=t) return old;
66 #define a_barrier a_barrier
67 static inline void a_barrier()
69 register uintptr_t ip __asm__("ip") = __a_barrier_ptr;
70 __asm__ __volatile__( BLX " ip" : "+r"(ip) : : "memory", "cc", "lr" );
74 #define a_crash a_crash
75 static inline void a_crash()
86 #if __ARM_ARCH >= 5 && (!__thumb__ || __thumb2__)
88 #define a_clz_32 a_clz_32
89 static inline int a_clz_32(uint32_t x)
91 __asm__ ("clz %0, %1" : "=r"(x) : "r"(x));
95 #if __ARM_ARCH_6T2__ || __ARM_ARCH_7A__ || __ARM_ARCH_7R__ || __ARM_ARCH >= 7
97 #define a_ctz_32 a_ctz_32
98 static inline int a_ctz_32(uint32_t x)
101 __asm__ ("rbit %0, %1" : "=r"(xr) : "r"(x));