-/**
- * This file implements the IR transformation from firm into
- * ia32-Firm.
+/*
+ * Copyright (C) 1995-2007 University of Karlsruhe. All right reserved.
+ *
+ * This file is part of libFirm.
+ *
+ * This file may be distributed and/or modified under the terms of the
+ * GNU General Public License version 2 as published by the Free Software
+ * Foundation and appearing in the file LICENSE.GPL included in the
+ * packaging of this file.
+ *
+ * Licensees holding valid libFirm Professional Edition licenses may use
+ * this file in accordance with the libFirm Commercial License.
+ * Agreement provided with the Software.
*
- * $Id$
+ * This file is provided AS IS with NO WARRANTY OF ANY KIND, INCLUDING THE
+ * WARRANTY OF DESIGN, MERCHANTABILITY AND FITNESS FOR A PARTICULAR
+ * PURPOSE.
*/
+/**
+ * @file
+ * @brief This file implements the IR transformation from firm into ia32-Firm.
+ * @author Christian Wuerdig, Matthias Braun
+ * @version $Id$
+ */
#ifdef HAVE_CONFIG_H
#include "config.h"
#endif
+#include <limits.h>
+
#include "irargs_t.h"
#include "irnode_t.h"
#include "irgraph_t.h"
#include "irgmod.h"
#include "irvrfy.h"
#include "ircons.h"
+#include "irgwalk.h"
#include "dbginfo.h"
+#include "irprintf.h"
#include "debug.h"
+#include "irdom.h"
+#include "type.h"
+#include "entity.h"
+#include "archop.h" /* we need this for Min and Max nodes */
+#include "error.h"
+#include "cgana.h"
+#include "irouts.h"
+#include "trouts.h"
+#include "irhooks.h"
#include "../benode_t.h"
#include "../besched.h"
+#include "../beabi.h"
+#include "../beutil.h"
+#include "../beirg_t.h"
#include "bearch_ia32_t.h"
-
#include "ia32_nodes_attr.h"
-#include "../arch/archop.h" /* we need this for Min and Max nodes */
#include "ia32_transform.h"
#include "ia32_new_nodes.h"
#include "ia32_map_regs.h"
+#include "ia32_dbg_stat.h"
+#include "ia32_optimize.h"
+#include "ia32_util.h"
#include "gen_ia32_regalloc_if.h"
#define ENT_SFP_ABS "IA32_SFP_ABS"
#define ENT_DFP_ABS "IA32_DFP_ABS"
+#define mode_vfp (ia32_reg_classes[CLASS_ia32_vfp].mode)
+#define mode_xmm (ia32_reg_classes[CLASS_ia32_xmm].mode)
+
+DEBUG_ONLY(static firm_dbg_module_t *dbg = NULL;)
+
+typedef struct ia32_transform_env_t {
+ ir_graph *irg; /**< The irg, the node should be created in */
+ ia32_code_gen_t *cg; /**< The code generator */
+ int visited; /**< visited count that indicates whether a
+ node is already transformed */
+ pdeq *worklist; /**< worklist of nodes that still need to be
+ transformed */
+ ir_node **old_anchors;/**< the list of anchors nodes in the old irg*/
+} ia32_transform_env_t;
+
extern ir_op *get_op_Mulh(void);
-typedef ir_node *construct_binop_func(dbg_info *db, ir_graph *irg, ir_node *block, ir_node *base, ir_node *index, \
- ir_node *op1, ir_node *op2, ir_node *mem, ir_mode *mode);
+typedef ir_node *construct_binop_func(dbg_info *db, ir_graph *irg,
+ ir_node *block, ir_node *base, ir_node *index, ir_node *op1,
+ ir_node *op2, ir_node *mem);
-typedef ir_node *construct_unop_func(dbg_info *db, ir_graph *irg, ir_node *block, ir_node *base, ir_node *index, \
- ir_node *op, ir_node *mem, ir_mode *mode);
+typedef ir_node *construct_unop_func(dbg_info *db, ir_graph *irg,
+ ir_node *block, ir_node *base, ir_node *index, ir_node *op,
+ ir_node *mem);
-typedef enum {
- ia32_SSIGN, ia32_DSIGN, ia32_SABS, ia32_DABS, ia32_known_const_max
-} ia32_known_const_t;
+typedef ir_node *(transform_func)(ia32_transform_env_t *env, ir_node *node);
/****************************************************************************************************
* _ _ __ _ _
*
****************************************************************************************************/
+static ir_node *duplicate_node(ia32_transform_env_t *env, ir_node *node);
+static ir_node *transform_node(ia32_transform_env_t *env, ir_node *node);
+static void duplicate_deps(ia32_transform_env_t *env, ir_node *old_node,
+ ir_node *new_node);
+
+static INLINE int mode_needs_gp_reg(ir_mode *mode)
+{
+ if(mode == mode_fpcw)
+ return 0;
+
+ return mode_is_int(mode) || mode_is_character(mode) || mode_is_reference(mode);
+}
+
+static INLINE void set_new_node(ir_node *old_node, ir_node *new_node)
+{
+ set_irn_link(old_node, new_node);
+}
+
+static INLINE ir_node *get_new_node(ir_node *old_node)
+{
+ assert(irn_visited(old_node));
+ return (ir_node*) get_irn_link(old_node);
+}
+
+/**
+ * Returns 1 if irn is a Const representing 0, 0 otherwise
+ */
+static INLINE int is_ia32_Const_0(ir_node *irn) {
+ return is_ia32_irn(irn) && is_ia32_Const(irn) && get_ia32_immop_type(irn) == ia32_ImmConst
+ && tarval_is_null(get_ia32_Immop_tarval(irn));
+}
+
+/**
+ * Returns 1 if irn is a Const representing 1, 0 otherwise
+ */
+static INLINE int is_ia32_Const_1(ir_node *irn) {
+ return is_ia32_irn(irn) && is_ia32_Const(irn) && get_ia32_immop_type(irn) == ia32_ImmConst
+ && tarval_is_one(get_ia32_Immop_tarval(irn));
+}
+
/**
- * Gets the Proj with number pn from irn.
+ * Collects all Projs of a node into the node array. Index is the projnum.
+ * BEWARE: The caller has to assure the appropriate array size!
*/
-static ir_node *get_proj_for_pn(const ir_node *irn, long pn) {
+static void ia32_collect_Projs(ir_node *irn, ir_node **projs, int size) {
const ir_edge_t *edge;
- ir_node *proj;
assert(get_irn_mode(irn) == mode_T && "need mode_T");
+ memset(projs, 0, size * sizeof(projs[0]));
+
foreach_out_edge(irn, edge) {
- proj = get_edge_src_irn(edge);
+ ir_node *proj = get_edge_src_irn(edge);
+ int proj_proj = get_Proj_proj(proj);
+ assert(proj_proj < size);
+ projs[proj_proj] = proj;
+ }
+}
+
+/**
+ * Renumbers the proj having pn_old in the array tp pn_new
+ * and removes the proj from the array.
+ */
+static INLINE void ia32_renumber_Proj(ir_node **projs, long pn_old, long pn_new) {
+ fprintf(stderr, "Warning: renumber_Proj used!\n");
+ if (projs[pn_old]) {
+ set_Proj_proj(projs[pn_old], pn_new);
+ projs[pn_old] = NULL;
+ }
+}
+
+/**
+ * creates a unique ident by adding a number to a tag
+ *
+ * @param tag the tag string, must contain a %d if a number
+ * should be added
+ */
+static ident *unique_id(const char *tag)
+{
+ static unsigned id = 0;
+ char str[256];
+
+ snprintf(str, sizeof(str), tag, ++id);
+ return new_id_from_str(str);
+}
- if (get_Proj_proj(proj) == pn)
- return proj;
+/**
+ * Get a primitive type for a mode.
+ */
+static ir_type *get_prim_type(pmap *types, ir_mode *mode)
+{
+ pmap_entry *e = pmap_find(types, mode);
+ ir_type *res;
+
+ if (! e) {
+ char buf[64];
+ snprintf(buf, sizeof(buf), "prim_type_%s", get_mode_name(mode));
+ res = new_type_primitive(new_id_from_str(buf), mode);
+ pmap_insert(types, mode, res);
}
+ else
+ res = e->value;
+ return res;
+}
- return NULL;
+/**
+ * Get an entity that is initialized with a tarval
+ */
+static ir_entity *get_entity_for_tv(ia32_code_gen_t *cg, ir_node *cnst)
+{
+ tarval *tv = get_Const_tarval(cnst);
+ pmap_entry *e = pmap_find(cg->isa->tv_ent, tv);
+ ir_entity *res;
+ ir_graph *rem;
+
+ if (! e) {
+ ir_mode *mode = get_irn_mode(cnst);
+ ir_type *tp = get_Const_type(cnst);
+ if (tp == firm_unknown_type)
+ tp = get_prim_type(cg->isa->types, mode);
+
+ res = new_entity(get_glob_type(), unique_id(".LC%u"), tp);
+
+ set_entity_ld_ident(res, get_entity_ident(res));
+ set_entity_visibility(res, visibility_local);
+ set_entity_variability(res, variability_constant);
+ set_entity_allocation(res, allocation_static);
+
+ /* we create a new entity here: It's initialization must resist on the
+ const code irg */
+ rem = current_ir_graph;
+ current_ir_graph = get_const_code_irg();
+ set_atomic_ent_value(res, new_Const_type(tv, tp));
+ current_ir_graph = rem;
+
+ pmap_insert(cg->isa->tv_ent, tv, res);
+ } else {
+ res = e->value;
+ }
+
+ return res;
+}
+
+/**
+ * Transforms a Const.
+ */
+static ir_node *gen_Const(ia32_transform_env_t *env, ir_node *node) {
+ ir_graph *irg = env->irg;
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+
+ if (mode_is_float(mode)) {
+ ir_node *res = NULL;
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_NoMem();
+ ir_node *load;
+ ir_entity *floatent;
+
+ FP_USED(env->cg);
+ if (! USE_SSE2(env->cg)) {
+ cnst_classify_t clss = classify_Const(node);
+
+ if (clss == CNST_NULL) {
+ load = new_rd_ia32_vfldz(dbgi, irg, block);
+ res = load;
+ } else if (clss == CNST_ONE) {
+ load = new_rd_ia32_vfld1(dbgi, irg, block);
+ res = load;
+ } else {
+ floatent = get_entity_for_tv(env->cg, node);
+
+ load = new_rd_ia32_vfld(dbgi, irg, block, noreg, noreg, nomem);
+ set_ia32_am_support(load, ia32_am_Source);
+ set_ia32_op_type(load, ia32_AddrModeS);
+ set_ia32_am_flavour(load, ia32_am_N);
+ set_ia32_am_sc(load, floatent);
+ res = new_r_Proj(irg, block, load, mode_vfp, pn_ia32_vfld_res);
+ }
+ set_ia32_ls_mode(load, mode);
+ } else {
+ floatent = get_entity_for_tv(env->cg, node);
+
+ load = new_rd_ia32_xLoad(dbgi, irg, block, noreg, noreg, nomem);
+ set_ia32_am_support(load, ia32_am_Source);
+ set_ia32_op_type(load, ia32_AddrModeS);
+ set_ia32_am_flavour(load, ia32_am_N);
+ set_ia32_am_sc(load, floatent);
+ set_ia32_ls_mode(load, mode);
+
+ res = new_r_Proj(irg, block, load, mode_xmm, pn_ia32_xLoad_res);
+ }
+
+ SET_IA32_ORIG_NODE(load, ia32_get_old_node_name(env->cg, node));
+
+ /* Const Nodes before the initial IncSP are a bad idea, because
+ * they could be spilled and we have no SP ready at that point yet
+ */
+ if (get_irg_start_block(irg) == block) {
+ add_irn_dep(load, get_irg_frame(irg));
+ }
+
+ SET_IA32_ORIG_NODE(load, ia32_get_old_node_name(env->cg, node));
+ return res;
+ } else {
+ ir_node *cnst = new_rd_ia32_Const(dbgi, irg, block);
+
+ /* see above */
+ if (get_irg_start_block(irg) == block) {
+ add_irn_dep(cnst, get_irg_frame(irg));
+ }
+
+ set_ia32_Const_attr(cnst, node);
+ SET_IA32_ORIG_NODE(cnst, ia32_get_old_node_name(env->cg, node));
+ return cnst;
+ }
+
+ assert(0);
+ return new_r_Bad(irg);
+}
+
+/**
+ * Transforms a SymConst.
+ */
+static ir_node *gen_SymConst(ia32_transform_env_t *env, ir_node *node) {
+ ir_graph *irg = env->irg;
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ ir_node *cnst;
+
+ if (mode_is_float(mode)) {
+ FP_USED(env->cg);
+ if (USE_SSE2(env->cg))
+ cnst = new_rd_ia32_xConst(dbgi, irg, block);
+ else
+ cnst = new_rd_ia32_vfConst(dbgi, irg, block);
+ set_ia32_ls_mode(cnst, mode);
+ } else {
+ cnst = new_rd_ia32_Const(dbgi, irg, block);
+ }
+
+ /* Const Nodes before the initial IncSP are a bad idea, because
+ * they could be spilled and we have no SP ready at that point yet
+ */
+ if (get_irg_start_block(irg) == block) {
+ add_irn_dep(cnst, get_irg_frame(irg));
+ }
+
+ set_ia32_Const_attr(cnst, node);
+ SET_IA32_ORIG_NODE(cnst, ia32_get_old_node_name(env->cg, node));
+
+ return cnst;
+}
+
+/**
+ * SSE convert of an integer node into a floating point node.
+ */
+static ir_node *gen_sse_conv_int2float(ia32_code_gen_t *cg, dbg_info *dbgi,
+ ir_graph *irg, ir_node *block,
+ ir_node *in, ir_node *old_node, ir_mode *tgt_mode)
+{
+ ir_node *noreg = ia32_new_NoReg_gp(cg);
+ ir_node *nomem = new_rd_NoMem(irg);
+ ir_node *old_pred = get_Cmp_left(old_node);
+ ir_mode *in_mode = get_irn_mode(old_pred);
+ int in_bits = get_mode_size_bits(in_mode);
+ ir_node *conv = new_rd_ia32_Conv_I2FP(dbgi, irg, block, noreg, noreg, in, nomem);
+
+ set_ia32_ls_mode(conv, tgt_mode);
+ if (in_bits == 32) {
+ set_ia32_am_support(conv, ia32_am_Source);
+ }
+ SET_IA32_ORIG_NODE(conv, ia32_get_old_node_name(cg, old_node));
+
+ return conv;
+}
+
+/**
+ * SSE convert of an float node into a double node.
+ */
+static ir_node *gen_sse_conv_f2d(ia32_code_gen_t *cg, dbg_info *dbgi,
+ ir_graph *irg, ir_node *block,
+ ir_node *in, ir_node *old_node)
+{
+ ir_node *noreg = ia32_new_NoReg_gp(cg);
+ ir_node *nomem = new_rd_NoMem(irg);
+ ir_node *conv = new_rd_ia32_Conv_FP2FP(dbgi, irg, block, noreg, noreg, in, nomem);
+
+ set_ia32_am_support(conv, ia32_am_Source);
+ set_ia32_ls_mode(conv, mode_xmm);
+ SET_IA32_ORIG_NODE(conv, ia32_get_old_node_name(cg, old_node));
+
+ return conv;
}
/* Generates an entity for a known FP const (used for FP Neg + Abs) */
-static ident *gen_fp_known_const(ir_mode *mode, ia32_known_const_t kct) {
+ir_entity *ia32_gen_fp_known_const(ia32_known_const_t kct) {
static const struct {
const char *tp_name;
const char *ent_name;
{ TP_SFP_ABS, ENT_SFP_ABS, SFP_ABS }, /* ia32_SABS */
{ TP_DFP_ABS, ENT_DFP_ABS, DFP_ABS } /* ia32_DABS */
};
- static struct entity *ent_cache[ia32_known_const_max];
+ static ir_entity *ent_cache[ia32_known_const_max];
const char *tp_name, *ent_name, *cnst_str;
ir_type *tp;
ir_node *cnst;
ir_graph *rem;
- entity *ent;
+ ir_entity *ent;
tarval *tv;
+ ir_mode *mode;
ent_name = names[kct].ent_name;
if (! ent_cache[kct]) {
tp_name = names[kct].tp_name;
cnst_str = names[kct].cnst_str;
+ mode = kct == ia32_SSIGN || kct == ia32_SABS ? mode_Iu : mode_Lu;
+ //mode = mode_xmm;
tv = new_tarval_from_str(cnst_str, strlen(cnst_str), mode);
tp = new_type_primitive(new_id_from_str(tp_name), mode);
ent = new_entity(get_glob_type(), new_id_from_str(ent_name), tp);
ent_cache[kct] = ent;
}
- return get_entity_ident(ent_cache[kct]);
+ return ent_cache[kct];
}
#ifndef NDEBUG
/**
* Prints the old node name on cg obst and returns a pointer to it.
*/
-const char *ia32_get_old_node_name(ia32_transform_env_t *env) {
- ia32_isa_t *isa = (ia32_isa_t *)env->cg->arch_env->isa;
+const char *ia32_get_old_node_name(ia32_code_gen_t *cg, ir_node *irn) {
+ ia32_isa_t *isa = (ia32_isa_t *)cg->arch_env->isa;
- lc_eoprintf(firm_get_arg_env(), isa->name_obst, "%+F", env->irn);
+ lc_eoprintf(firm_get_arg_env(), isa->name_obst, "%+F", irn);
obstack_1grow(isa->name_obst, 0);
- isa->name_obst_size += obstack_object_size(isa->name_obst);
return obstack_finish(isa->name_obst);
}
#endif /* NDEBUG */
/* determine if one operator is an Imm */
static ir_node *get_immediate_op(ir_node *op1, ir_node *op2) {
- if (op1)
+ if (op1) {
return is_ia32_Cnst(op1) ? op1 : (is_ia32_Cnst(op2) ? op2 : NULL);
- else return is_ia32_Cnst(op2) ? op2 : NULL;
+ } else {
+ return is_ia32_Cnst(op2) ? op2 : NULL;
+ }
}
/* determine if one operator is not an Imm */
return !is_ia32_Cnst(op1) ? op1 : (!is_ia32_Cnst(op2) ? op2 : NULL);
}
+static void fold_immediate(ia32_transform_env_t *env, ir_node *node, int in1, int in2) {
+ ir_node *left;
+ ir_node *right;
+
+ if (! (env->cg->opt & IA32_OPT_IMMOPS))
+ return;
+
+ left = get_irn_n(node, in1);
+ right = get_irn_n(node, in2);
+ if (! is_ia32_Cnst(right) && is_ia32_Cnst(left)) {
+ /* we can only set right operand to immediate */
+ if(!is_ia32_commutative(node))
+ return;
+ /* exchange left/right */
+ set_irn_n(node, in1, right);
+ set_irn_n(node, in2, ia32_get_admissible_noreg(env->cg, node, in2));
+ copy_ia32_Immop_attr(node, left);
+ } else if(is_ia32_Cnst(right)) {
+ set_irn_n(node, in2, ia32_get_admissible_noreg(env->cg, node, in2));
+ copy_ia32_Immop_attr(node, right);
+ } else {
+ return;
+ }
+
+ set_ia32_am_support(node, get_ia32_am_support(node) & ~ia32_am_Source);
+}
/**
* Construct a standard binary operation, set AM and immediate if required.
* @param func The node constructor function
* @return The constructed ia32 node.
*/
-static ir_node *gen_binop(ia32_transform_env_t *env, ir_node *op1, ir_node *op2, construct_binop_func *func) {
- ir_node *new_op = NULL;
- ir_mode *mode = env->mode;
- dbg_info *dbg = env->dbg;
- ir_graph *irg = env->irg;
- ir_node *block = env->block;
- firm_dbg_module_t *mod = env->mod;
- ir_node *noreg_gp = ia32_new_NoReg_gp(env->cg);
- ir_node *noreg_fp = ia32_new_NoReg_fp(env->cg);
- ir_node *nomem = new_NoMem();
- ir_node *expr_op, *imm_op;
+static ir_node *gen_binop(ia32_transform_env_t *env, ir_node *node,
+ ir_node *op1, ir_node *op2,
+ construct_binop_func *func)
+{
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *new_op1 = transform_node(env, op1);
+ ir_node *new_op2 = transform_node(env, op2);
+ ir_node *new_node = NULL;
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg_gp = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_NoMem();
- /* Check if immediate optimization is on and */
- /* if it's an operation with immediate. */
- if (! env->cg->opt.immops) {
- expr_op = op1;
- imm_op = NULL;
- }
- else if (is_op_commutative(get_irn_op(env->irn))) {
- imm_op = get_immediate_op(op1, op2);
- expr_op = get_expr_op(op1, op2);
- }
- else {
- imm_op = get_immediate_op(NULL, op2);
- expr_op = get_expr_op(op1, op2);
+ new_node = func(dbgi, irg, block, noreg_gp, noreg_gp, new_op1, new_op2, nomem);
+ if (func == new_rd_ia32_IMul) {
+ set_ia32_am_support(new_node, ia32_am_Source);
+ } else {
+ set_ia32_am_support(new_node, ia32_am_Full);
}
- assert((expr_op || imm_op) && "invalid operands");
-
- if (!expr_op) {
- /* We have two consts here: not yet supported */
- imm_op = NULL;
+ SET_IA32_ORIG_NODE(new_node, ia32_get_old_node_name(env->cg, node));
+ if (is_op_commutative(get_irn_op(node))) {
+ set_ia32_commutative(new_node);
}
+ fold_immediate(env, new_node, 2, 3);
- if (mode_is_float(mode)) {
- /* floating point operations */
- if (imm_op) {
- DB((mod, LEVEL_1, "FP with immediate ..."));
- new_op = func(dbg, irg, block, noreg_gp, noreg_gp, expr_op, noreg_fp, nomem, mode_T);
- set_ia32_Immop_attr(new_op, imm_op);
- set_ia32_am_support(new_op, ia32_am_None);
- }
- else {
- DB((mod, LEVEL_1, "FP binop ..."));
- new_op = func(dbg, irg, block, noreg_gp, noreg_gp, op1, op2, nomem, mode_T);
- set_ia32_am_support(new_op, ia32_am_Source);
- }
- }
- else {
- /* integer operations */
- if (imm_op) {
- /* This is expr + const */
- DB((mod, LEVEL_1, "INT with immediate ..."));
- new_op = func(dbg, irg, block, noreg_gp, noreg_gp, expr_op, noreg_gp, nomem, mode_T);
- set_ia32_Immop_attr(new_op, imm_op);
+ return new_node;
+}
- /* set AM support */
- set_ia32_am_support(new_op, ia32_am_Dest);
- }
- else {
- DB((mod, LEVEL_1, "INT binop ..."));
- /* This is a normal operation */
- new_op = func(dbg, irg, block, noreg_gp, noreg_gp, op1, op2, nomem, mode_T);
+/**
+ * Construct a standard binary operation, set AM and immediate if required.
+ *
+ * @param env The transformation environment
+ * @param op1 The first operand
+ * @param op2 The second operand
+ * @param func The node constructor function
+ * @return The constructed ia32 node.
+ */
+static ir_node *gen_binop_float(ia32_transform_env_t *env, ir_node *node,
+ ir_node *op1, ir_node *op2,
+ construct_binop_func *func)
+{
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *new_op1 = transform_node(env, op1);
+ ir_node *new_op2 = transform_node(env, op2);
+ ir_node *new_node = NULL;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_graph *irg = env->irg;
+ ir_mode *mode = get_irn_mode(node);
+ ir_node *noreg_gp = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_NoMem();
- /* set AM support */
- set_ia32_am_support(new_op, ia32_am_Full);
- }
+ new_node = func(dbgi, irg, block, noreg_gp, noreg_gp, new_op1, new_op2, nomem);
+ set_ia32_am_support(new_node, ia32_am_Source);
+ if (is_op_commutative(get_irn_op(node))) {
+ set_ia32_commutative(new_node);
}
-
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
-
- set_ia32_res_mode(new_op, mode);
-
- if (is_op_commutative(get_irn_op(env->irn))) {
- set_ia32_commutative(new_op);
+ if (USE_SSE2(env->cg)) {
+ set_ia32_ls_mode(new_node, mode);
}
- return new_rd_Proj(dbg, irg, block, new_op, mode, 0);
-}
+ SET_IA32_ORIG_NODE(new_node, ia32_get_old_node_name(env->cg, node));
+ return new_node;
+}
/**
* @param func The node constructor function
* @return The constructed ia32 node.
*/
-static ir_node *gen_shift_binop(ia32_transform_env_t *env, ir_node *op1, ir_node *op2, construct_binop_func *func) {
- ir_node *new_op = NULL;
- ir_mode *mode = env->mode;
- dbg_info *dbg = env->dbg;
- ir_graph *irg = env->irg;
- ir_node *block = env->block;
- firm_dbg_module_t *mod = env->mod;
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *nomem = new_NoMem();
- ir_node *expr_op, *imm_op;
- tarval *tv;
-
- assert(! mode_is_float(mode) && "Shift/Rotate with float not supported");
+static ir_node *gen_shift_binop(ia32_transform_env_t *env, ir_node *node,
+ ir_node *op1, ir_node *op2,
+ construct_binop_func *func)
+{
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *new_op1 = transform_node(env, op1);
+ ir_node *new_op2 = transform_node(env, op2);
+ ir_node *new_op = NULL;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_graph *irg = env->irg;
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_NoMem();
+ ir_node *expr_op;
+ ir_node *imm_op;
+ tarval *tv;
+
+ assert(! mode_is_float(get_irn_mode(node))
+ && "Shift/Rotate with float not supported");
/* Check if immediate optimization is on and */
/* if it's an operation with immediate. */
- imm_op = env->cg->opt.immops ? get_immediate_op(NULL, op2) : NULL;
- expr_op = get_expr_op(op1, op2);
+ imm_op = (env->cg->opt & IA32_OPT_IMMOPS) ? get_immediate_op(NULL, new_op2) : NULL;
+ expr_op = get_expr_op(new_op1, new_op2);
assert((expr_op || imm_op) && "invalid operands");
tv = get_ia32_Immop_tarval(imm_op);
if (tv) {
- tv = tarval_mod(tv, new_tarval_from_long(32, mode_Iu));
+ tv = tarval_mod(tv, new_tarval_from_long(32, get_tarval_mode(tv)));
+ set_ia32_Immop_tarval(imm_op, tv);
}
else {
imm_op = NULL;
/* integer operations */
if (imm_op) {
/* This is shift/rot with const */
- DB((mod, LEVEL_1, "Shift/Rot with immediate ..."));
+ DB((dbg, LEVEL_1, "Shift/Rot with immediate ..."));
- new_op = func(dbg, irg, block, noreg, noreg, expr_op, noreg, nomem, mode_T);
- set_ia32_Immop_attr(new_op, imm_op);
- }
- else {
+ new_op = func(dbgi, irg, block, noreg, noreg, expr_op, noreg, nomem);
+ copy_ia32_Immop_attr(new_op, imm_op);
+ } else {
/* This is a normal shift/rot */
- DB((mod, LEVEL_1, "Shift/Rot binop ..."));
- new_op = func(dbg, irg, block, noreg, noreg, op1, op2, nomem, mode_T);
+ DB((dbg, LEVEL_1, "Shift/Rot binop ..."));
+ new_op = func(dbgi, irg, block, noreg, noreg, new_op1, new_op2, nomem);
}
/* set AM support */
set_ia32_am_support(new_op, ia32_am_Dest);
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
- set_ia32_res_mode(new_op, mode);
set_ia32_emit_cl(new_op);
- return new_rd_Proj(dbg, irg, block, new_op, mode, 0);
+ return new_op;
}
* @param func The node constructor function
* @return The constructed ia32 node.
*/
-static ir_node *gen_unop(ia32_transform_env_t *env, ir_node *op, construct_unop_func *func) {
- ir_node *new_op = NULL;
- ir_mode *mode = env->mode;
- dbg_info *dbg = env->dbg;
- firm_dbg_module_t *mod = env->mod;
- ir_graph *irg = env->irg;
- ir_node *block = env->block;
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *nomem = new_NoMem();
-
- new_op = func(dbg, irg, block, noreg, noreg, op, nomem, mode_T);
-
- if (mode_is_float(mode)) {
- DB((mod, LEVEL_1, "FP unop ..."));
- /* floating point operations don't support implicit store */
- set_ia32_am_support(new_op, ia32_am_None);
- }
- else {
- DB((mod, LEVEL_1, "INT unop ..."));
- set_ia32_am_support(new_op, ia32_am_Dest);
- }
+static ir_node *gen_unop(ia32_transform_env_t *env, ir_node *node, ir_node *op,
+ construct_unop_func *func)
+{
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *new_op = transform_node(env, op);
+ ir_node *new_node = NULL;
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_NoMem();
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ new_node = func(dbgi, irg, block, noreg, noreg, new_op, nomem);
+ DB((dbg, LEVEL_1, "INT unop ..."));
+ set_ia32_am_support(new_node, ia32_am_Dest);
- set_ia32_res_mode(new_op, mode);
+ SET_IA32_ORIG_NODE(new_node, ia32_get_old_node_name(env->cg, node));
- return new_rd_Proj(dbg, irg, block, new_op, mode, 0);
+ return new_node;
}
-
-/**
- * Creates an ia32 Add with immediate.
- *
- * @param env The transformation environment
- * @param expr_op The expression operator
- * @param const_op The constant
- * @return the created ia32 Add node
- */
-static ir_node *gen_imm_Add(ia32_transform_env_t *env, ir_node *expr_op, ir_node *const_op) {
- ir_node *new_op = NULL;
- tarval *tv = get_ia32_Immop_tarval(const_op);
- firm_dbg_module_t *mod = env->mod;
- dbg_info *dbg = env->dbg;
- ir_graph *irg = env->irg;
- ir_node *block = env->block;
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *nomem = new_NoMem();
- int normal_add = 1;
- tarval_classification_t class_tv, class_negtv;
-
- /* try to optimize to inc/dec */
- if (env->cg->opt.incdec && tv) {
- /* optimize tarvals */
- class_tv = classify_tarval(tv);
- class_negtv = classify_tarval(tarval_neg(tv));
-
- if (class_tv == TV_CLASSIFY_ONE) { /* + 1 == INC */
- DB((env->mod, LEVEL_2, "Add(1) to Inc ... "));
- new_op = new_rd_ia32_Inc(dbg, irg, block, noreg, noreg, expr_op, nomem, mode_T);
- normal_add = 0;
- }
- else if (class_tv == TV_CLASSIFY_ALL_ONE || class_negtv == TV_CLASSIFY_ONE) { /* + (-1) == DEC */
- DB((mod, LEVEL_2, "Add(-1) to Dec ... "));
- new_op = new_rd_ia32_Dec(dbg, irg, block, noreg, noreg, expr_op, nomem, mode_T);
- normal_add = 0;
- }
- }
-
- if (normal_add) {
- new_op = new_rd_ia32_Add(dbg, irg, block, noreg, noreg, expr_op, noreg, nomem, mode_T);
- set_ia32_Immop_attr(new_op, const_op);
- }
-
- return new_op;
-}
-
/**
* Creates an ia32 Add.
*
- * @param dbg firm node dbg
- * @param block the block the new node should belong to
- * @param op1 first operator
- * @param op2 second operator
- * @param mode node mode
+ * @param env The transformation environment
* @return the created ia32 Add node
*/
-static ir_node *gen_Add(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- ir_node *new_op = NULL;
- dbg_info *dbg = env->dbg;
- ir_mode *mode = env->mode;
- ir_graph *irg = env->irg;
- ir_node *block = env->block;
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *nomem = new_NoMem();
+static ir_node *gen_Add(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *op1 = get_Add_left(node);
+ ir_node *new_op1 = transform_node(env, op1);
+ ir_node *op2 = get_Add_right(node);
+ ir_node *new_op2 = transform_node(env, op2);
+ ir_node *new_op = NULL;
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_NoMem();
ir_node *expr_op, *imm_op;
/* Check if immediate optimization is on and */
/* if it's an operation with immediate. */
- imm_op = env->cg->opt.immops ? get_immediate_op(op1, op2) : NULL;
- expr_op = get_expr_op(op1, op2);
+ imm_op = (env->cg->opt & IA32_OPT_IMMOPS) ? get_immediate_op(new_op1, new_op2) : NULL;
+ expr_op = get_expr_op(new_op1, new_op2);
assert((expr_op || imm_op) && "invalid operands");
if (mode_is_float(mode)) {
+ FP_USED(env->cg);
if (USE_SSE2(env->cg))
- return gen_binop(env, op1, op2, new_rd_ia32_fAdd);
- else {
- return gen_binop(env, op1, op2, new_rd_ia32_vfadd);
- }
+ return gen_binop_float(env, node, op1, op2, new_rd_ia32_xAdd);
+ else
+ return gen_binop_float(env, node, op1, op2, new_rd_ia32_vfadd);
}
- else {
- /* integer ADD */
- if (!expr_op) {
- /* No expr_op means, that we have two const - one symconst and */
- /* one tarval or another symconst - because this case is not */
- /* covered by constant folding */
- new_op = new_rd_ia32_Lea(dbg, irg, block, noreg, noreg, mode);
- add_ia32_am_offs(new_op, get_ia32_cnst(op1));
- add_ia32_am_offs(new_op, get_ia32_cnst(op2));
+ /* integer ADD */
+ if (! expr_op) {
+ ia32_immop_type_t tp1 = get_ia32_immop_type(new_op1);
+ ia32_immop_type_t tp2 = get_ia32_immop_type(new_op2);
+
+ /* No expr_op means, that we have two const - one symconst and */
+ /* one tarval or another symconst - because this case is not */
+ /* covered by constant folding */
+ /* We need to check for: */
+ /* 1) symconst + const -> becomes a LEA */
+ /* 2) symconst + symconst -> becomes a const + LEA as the elf */
+ /* linker doesn't support two symconsts */
+
+ if (tp1 == ia32_ImmSymConst && tp2 == ia32_ImmSymConst) {
+ /* this is the 2nd case */
+ new_op = new_rd_ia32_Lea(dbgi, irg, block, new_op1, noreg);
+ set_ia32_am_sc(new_op, get_ia32_Immop_symconst(new_op2));
+ set_ia32_am_flavour(new_op, ia32_am_OB);
+ set_ia32_am_support(new_op, ia32_am_Source);
+ set_ia32_op_type(new_op, ia32_AddrModeS);
+
+ DBG_OPT_LEA3(new_op1, new_op2, node, new_op);
+ } else if (tp1 == ia32_ImmSymConst) {
+ tarval *tv = get_ia32_Immop_tarval(new_op2);
+ long offs = get_tarval_long(tv);
+
+ new_op = new_rd_ia32_Lea(dbgi, irg, block, noreg, noreg);
+ DBG_OPT_LEA3(new_op1, new_op2, node, new_op);
- /* set AM support */
+ set_ia32_am_sc(new_op, get_ia32_Immop_symconst(new_op1));
+ add_ia32_am_offs_int(new_op, offs);
+ set_ia32_am_flavour(new_op, ia32_am_O);
set_ia32_am_support(new_op, ia32_am_Source);
set_ia32_op_type(new_op, ia32_AddrModeS);
+ } else if (tp2 == ia32_ImmSymConst) {
+ tarval *tv = get_ia32_Immop_tarval(new_op1);
+ long offs = get_tarval_long(tv);
+
+ new_op = new_rd_ia32_Lea(dbgi, irg, block, noreg, noreg);
+ DBG_OPT_LEA3(new_op1, new_op2, node, new_op);
+
+ add_ia32_am_offs_int(new_op, offs);
+ set_ia32_am_sc(new_op, get_ia32_Immop_symconst(new_op2));
set_ia32_am_flavour(new_op, ia32_am_O);
+ set_ia32_am_support(new_op, ia32_am_Source);
+ set_ia32_op_type(new_op, ia32_AddrModeS);
+ } else {
+ tarval *tv1 = get_ia32_Immop_tarval(new_op1);
+ tarval *tv2 = get_ia32_Immop_tarval(new_op2);
+ tarval *restv = tarval_add(tv1, tv2);
- /* Lea doesn't need a Proj */
- return new_op;
- }
- else if (imm_op) {
- /* This is expr + const */
- new_op = gen_imm_Add(env, expr_op, imm_op);
+ DEBUG_ONLY(ir_fprintf(stderr, "Warning: add with 2 consts not folded: %+F\n", node));
- /* set AM support */
- set_ia32_am_support(new_op, ia32_am_Dest);
+ new_op = new_rd_ia32_Const(dbgi, irg, block);
+ set_ia32_Const_tarval(new_op, restv);
+ DBG_OPT_LEA3(new_op1, new_op2, node, new_op);
}
- else {
- /* This is a normal add */
- new_op = new_rd_ia32_Add(dbg, irg, block, noreg, noreg, op1, op2, nomem, mode_T);
- /* set AM support */
- set_ia32_am_support(new_op, ia32_am_Full);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+ return new_op;
+ } else if (imm_op) {
+ if ((env->cg->opt & IA32_OPT_INCDEC) && get_ia32_immop_type(imm_op) == ia32_ImmConst) {
+ tarval_classification_t class_tv, class_negtv;
+ tarval *tv = get_ia32_Immop_tarval(imm_op);
+
+ /* optimize tarvals */
+ class_tv = classify_tarval(tv);
+ class_negtv = classify_tarval(tarval_neg(tv));
+
+ if (class_tv == TV_CLASSIFY_ONE) { /* + 1 == INC */
+ DB((dbg, LEVEL_2, "Add(1) to Inc ... "));
+ new_op = new_rd_ia32_Inc(dbgi, irg, block, noreg, noreg, expr_op, nomem);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+ return new_op;
+ } else if (class_tv == TV_CLASSIFY_ALL_ONE || class_negtv == TV_CLASSIFY_ONE) { /* + (-1) == DEC */
+ DB((dbg, LEVEL_2, "Add(-1) to Dec ... "));
+ new_op = new_rd_ia32_Dec(dbgi, irg, block, noreg, noreg, expr_op, nomem);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+ return new_op;
+ }
}
}
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ /* This is a normal add */
+ new_op = new_rd_ia32_Add(dbgi, irg, block, noreg, noreg, new_op1, new_op2, nomem);
+
+ /* set AM support */
+ set_ia32_am_support(new_op, ia32_am_Full);
+ set_ia32_commutative(new_op);
- set_ia32_res_mode(new_op, mode);
+ fold_immediate(env, new_op, 2, 3);
- return new_rd_Proj(dbg, irg, block, new_op, mode, 0);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+
+ return new_op;
}
+#if 0
+static ir_node *create_ia32_Mul(ia32_transform_env_t *env, ir_node *node) {
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *op1 = get_Mul_left(node);
+ ir_node *op2 = get_Mul_right(node);
+ ir_node *new_op1 = transform_node(env, op1);
+ ir_node *new_op2 = transform_node(env, op2);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *proj_EAX, *proj_EDX, *res;
+ ir_node *in[1];
+
+ res = new_rd_ia32_Mul(dbgi, irg, block, noreg, noreg, new_op1, new_op2, new_NoMem());
+ set_ia32_commutative(res);
+ set_ia32_am_support(res, ia32_am_Source);
+
+ /* imediates are not supported, so no fold_immediate */
+ proj_EAX = new_rd_Proj(dbgi, irg, block, res, mode_Iu, pn_EAX);
+ proj_EDX = new_rd_Proj(dbgi, irg, block, res, mode_Iu, pn_EDX);
+
+ /* keep EAX */
+ in[0] = proj_EDX;
+ be_new_Keep(&ia32_reg_classes[CLASS_ia32_gp], irg, block, 1, in);
+
+ return proj_EAX;
+}
+#endif /* if 0 */
/**
* Creates an ia32 Mul.
*
- * @param dbg firm node dbg
- * @param block the block the new node should belong to
- * @param op1 first operator
- * @param op2 second operator
- * @param mode node mode
+ * @param env The transformation environment
* @return the created ia32 Mul node
*/
-static ir_node *gen_Mul(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- ir_node *new_op;
+static ir_node *gen_Mul(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *op1 = get_Mul_left(node);
+ ir_node *op2 = get_Mul_right(node);
+ ir_mode *mode = get_irn_mode(node);
- if (mode_is_float(env->mode)) {
+ if (mode_is_float(mode)) {
+ FP_USED(env->cg);
if (USE_SSE2(env->cg))
- new_op = gen_binop(env, op1, op2, new_rd_ia32_fMul);
+ return gen_binop_float(env, node, op1, op2, new_rd_ia32_xMul);
else
- new_op = gen_binop(env, op1, op2, new_rd_ia32_vfmul);
- }
- else {
- new_op = gen_binop(env, op1, op2, new_rd_ia32_Mul);
+ return gen_binop_float(env, node, op1, op2, new_rd_ia32_vfmul);
}
- return new_op;
+ /*
+ for the lower 32bit of the result it doesn't matter whether we use
+ signed or unsigned multiplication so we use IMul as it has fewer
+ constraints
+ */
+ return gen_binop(env, node, op1, op2, new_rd_ia32_IMul);
}
-
-
/**
* Creates an ia32 Mulh.
* Note: Mul produces a 64Bit result and Mulh returns the upper 32 bit of
* this result while Mul returns the lower 32 bit.
*
* @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
* @return the created ia32 Mulh node
*/
-static ir_node *gen_Mulh(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- ir_node *proj_EAX, *proj_EDX, *mulh;
- ir_node *in[1];
-
- assert(!mode_is_float(env->mode) && "Mulh with float not supported");
- proj_EAX = gen_binop(env, op1, op2, new_rd_ia32_Mulh);
- mulh = get_Proj_pred(proj_EAX);
- proj_EDX = new_rd_Proj(env->dbg, env->irg, env->block, mulh, env->mode, pn_EDX);
+static ir_node *gen_Mulh(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *op1 = get_irn_n(node, 0);
+ ir_node *new_op1 = transform_node(env, op1);
+ ir_node *op2 = get_irn_n(node, 1);
+ ir_node *new_op2 = transform_node(env, op2);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_mode *mode = get_irn_mode(node);
+ ir_node *proj_EAX, *proj_EDX, *res;
+ ir_node *in[1];
+
+ assert(!mode_is_float(mode) && "Mulh with float not supported");
+ if (mode_is_signed(mode)) {
+ res = new_rd_ia32_IMul1OP(dbgi, irg, block, noreg, noreg, new_op1, new_op2, new_NoMem());
+ } else {
+ res = new_rd_ia32_Mul(dbgi, irg, block, noreg, noreg, new_op1, new_op2, new_NoMem());
+ }
- /* to be on the save side */
- set_Proj_proj(proj_EAX, pn_EAX);
+ set_ia32_commutative(res);
+ set_ia32_am_support(res, ia32_am_Source);
- if (is_ia32_ImmConst(mulh) || is_ia32_ImmSymConst(mulh)) {
- /* Mulh with const cannot have AM */
- set_ia32_am_support(mulh, ia32_am_None);
- }
- else {
- /* Mulh cannot have AM for destination */
- set_ia32_am_support(mulh, ia32_am_Source);
- }
+ set_ia32_am_support(res, ia32_am_Source);
- in[0] = proj_EAX;
+ proj_EAX = new_rd_Proj(dbgi, irg, block, res, mode_Iu, pn_EAX);
+ proj_EDX = new_rd_Proj(dbgi, irg, block, res, mode_Iu, pn_EDX);
/* keep EAX */
- be_new_Keep(&ia32_reg_classes[CLASS_ia32_gp], env->irg, env->block, 1, in);
+ in[0] = proj_EAX;
+ be_new_Keep(&ia32_reg_classes[CLASS_ia32_gp], irg, block, 1, in);
return proj_EDX;
}
* Creates an ia32 And.
*
* @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
* @return The created ia32 And node
*/
-static ir_node *gen_And(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- assert (! mode_is_float(env->mode));
- return gen_binop(env, op1, op2, new_rd_ia32_And);
+static ir_node *gen_And(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *op1 = get_And_left(node);
+ ir_node *op2 = get_And_right(node);
+
+ assert (! mode_is_float(get_irn_mode(node)));
+ return gen_binop(env, node, op1, op2, new_rd_ia32_And);
}
* Creates an ia32 Or.
*
* @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
* @return The created ia32 Or node
*/
-static ir_node *gen_Or(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- assert (! mode_is_float(env->mode));
- return gen_binop(env, op1, op2, new_rd_ia32_Or);
+static ir_node *gen_Or(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *op1 = get_Or_left(node);
+ ir_node *op2 = get_Or_right(node);
+
+ assert (! mode_is_float(get_irn_mode(node)));
+ return gen_binop(env, node, op1, op2, new_rd_ia32_Or);
}
* Creates an ia32 Eor.
*
* @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
* @return The created ia32 Eor node
*/
-static ir_node *gen_Eor(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- assert(! mode_is_float(env->mode));
- return gen_binop(env, op1, op2, new_rd_ia32_Eor);
+static ir_node *gen_Eor(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *op1 = get_Eor_left(node);
+ ir_node *op2 = get_Eor_right(node);
+
+ assert(! mode_is_float(get_irn_mode(node)));
+ return gen_binop(env, node, op1, op2, new_rd_ia32_Xor);
}
* Creates an ia32 Max.
*
* @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
* @return the created ia32 Max node
*/
-static ir_node *gen_Max(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- ir_node *new_op;
+static ir_node *gen_Max(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *op1 = get_irn_n(node, 0);
+ ir_node *new_op1 = transform_node(env, op1);
+ ir_node *op2 = get_irn_n(node, 1);
+ ir_node *new_op2 = transform_node(env, op2);
+ ir_graph *irg = env->irg;
+ ir_mode *mode = get_irn_mode(node);
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *op_mode = get_irn_mode(op1);
+ ir_node *new_op;
+
+ assert(get_mode_size_bits(mode) == 32);
- if (mode_is_float(env->mode)) {
- new_op = gen_binop(env, op1, op2, new_rd_ia32_fMax);
- }
- else {
- new_op = new_rd_ia32_Max(env->dbg, env->irg, env->block, op1, op2, env->mode);
+ if (mode_is_float(mode)) {
+ FP_USED(env->cg);
+ if (USE_SSE2(env->cg)) {
+ new_op = gen_binop_float(env, node, new_op1, new_op2, new_rd_ia32_xMax);
+ } else {
+ panic("Can't create Max node");
+ }
+ } else {
+ long pnc = pn_Cmp_Gt;
+ if (! mode_is_signed(op_mode)) {
+ pnc |= ia32_pn_Cmp_Unsigned;
+ }
+ new_op = new_rd_ia32_CmpCMov(dbgi, irg, block, new_op1, new_op2, new_op1, new_op2);
+ set_ia32_pncode(new_op, pnc);
set_ia32_am_support(new_op, ia32_am_None);
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
}
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
return new_op;
}
-
-
/**
* Creates an ia32 Min.
*
* @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
* @return the created ia32 Min node
*/
-static ir_node *gen_Min(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- ir_node *new_op;
+static ir_node *gen_Min(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *op1 = get_irn_n(node, 0);
+ ir_node *new_op1 = transform_node(env, op1);
+ ir_node *op2 = get_irn_n(node, 1);
+ ir_node *new_op2 = transform_node(env, op2);
+ ir_graph *irg = env->irg;
+ ir_mode *mode = get_irn_mode(node);
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *op_mode = get_irn_mode(op1);
+ ir_node *new_op;
+
+ assert(get_mode_size_bits(mode) == 32);
- if (mode_is_float(env->mode)) {
- new_op = gen_binop(env, op1, op2, new_rd_ia32_fMin);
- }
- else {
- new_op = new_rd_ia32_Min(env->dbg, env->irg, env->block, op1, op2, env->mode);
+ if (mode_is_float(mode)) {
+ FP_USED(env->cg);
+ if (USE_SSE2(env->cg)) {
+ new_op = gen_binop_float(env, node, op1, op2, new_rd_ia32_xMin);
+ } else {
+ panic("can't create Min node");
+ }
+ } else {
+ long pnc = pn_Cmp_Lt;
+ if (! mode_is_signed(op_mode)) {
+ pnc |= ia32_pn_Cmp_Unsigned;
+ }
+ new_op = new_rd_ia32_CmpCMov(dbgi, irg, block, new_op1, new_op2, new_op1, new_op2);
+ set_ia32_pncode(new_op, pnc);
set_ia32_am_support(new_op, ia32_am_None);
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
}
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
return new_op;
}
-
/**
- * Creates an ia32 Sub with immediate.
+ * Creates an ia32 Sub.
*
* @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
- * @return The created ia32 Sub node
- */
-static ir_node *gen_imm_Sub(ia32_transform_env_t *env, ir_node *expr_op, ir_node *const_op) {
- ir_node *new_op = NULL;
- tarval *tv = get_ia32_Immop_tarval(const_op);
- firm_dbg_module_t *mod = env->mod;
- dbg_info *dbg = env->dbg;
- ir_graph *irg = env->irg;
- ir_node *block = env->block;
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *nomem = new_NoMem();
- int normal_sub = 1;
- tarval_classification_t class_tv, class_negtv;
-
- /* try to optimize to inc/dec */
- if (env->cg->opt.incdec && tv) {
- /* optimize tarvals */
- class_tv = classify_tarval(tv);
- class_negtv = classify_tarval(tarval_neg(tv));
-
- if (class_tv == TV_CLASSIFY_ONE) { /* - 1 == DEC */
- DB((mod, LEVEL_2, "Sub(1) to Dec ... "));
- new_op = new_rd_ia32_Dec(dbg, irg, block, noreg, noreg, expr_op, nomem, mode_T);
- normal_sub = 0;
- }
- else if (class_negtv == TV_CLASSIFY_ONE) { /* - (-1) == Sub */
- DB((mod, LEVEL_2, "Sub(-1) to Inc ... "));
- new_op = new_rd_ia32_Inc(dbg, irg, block, noreg, noreg, expr_op, nomem, mode_T);
- normal_sub = 0;
- }
- }
-
- if (normal_sub) {
- new_op = new_rd_ia32_Sub(dbg, irg, block, noreg, noreg, expr_op, noreg, nomem, mode_T);
- set_ia32_Immop_attr(new_op, const_op);
- }
-
- return new_op;
-}
-
-/**
- * Creates an ia32 Sub.
- *
- * @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
* @return The created ia32 Sub node
*/
-static ir_node *gen_Sub(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- ir_node *new_op = NULL;
- dbg_info *dbg = env->dbg;
- ir_mode *mode = env->mode;
- ir_graph *irg = env->irg;
- ir_node *block = env->block;
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *nomem = new_NoMem();
+static ir_node *gen_Sub(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *op1 = get_Sub_left(node);
+ ir_node *new_op1 = transform_node(env, op1);
+ ir_node *op2 = get_Sub_right(node);
+ ir_node *new_op2 = transform_node(env, op2);
+ ir_node *new_op = NULL;
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_NoMem();
ir_node *expr_op, *imm_op;
/* Check if immediate optimization is on and */
/* if it's an operation with immediate. */
- imm_op = env->cg->opt.immops ? get_immediate_op(NULL, op2) : NULL;
- expr_op = get_expr_op(op1, op2);
+ imm_op = (env->cg->opt & IA32_OPT_IMMOPS) ? get_immediate_op(NULL, new_op2) : NULL;
+ expr_op = get_expr_op(new_op1, new_op2);
assert((expr_op || imm_op) && "invalid operands");
if (mode_is_float(mode)) {
+ FP_USED(env->cg);
if (USE_SSE2(env->cg))
- return gen_binop(env, op1, op2, new_rd_ia32_fSub);
+ return gen_binop_float(env, node, op1, op2, new_rd_ia32_xSub);
else
- return gen_binop(env, op1, op2, new_rd_ia32_vfsub);
+ return gen_binop_float(env, node, op1, op2, new_rd_ia32_vfsub);
}
- else {
- /* integer SUB */
- if (!expr_op) {
- /* No expr_op means, that we have two const - one symconst and */
- /* one tarval or another symconst - because this case is not */
- /* covered by constant folding */
- new_op = new_rd_ia32_Lea(dbg, irg, block, noreg, noreg, mode);
- add_ia32_am_offs(new_op, get_ia32_cnst(op1));
- sub_ia32_am_offs(new_op, get_ia32_cnst(op2));
-
- /* set AM support */
+ /* integer SUB */
+ if (! expr_op) {
+ ia32_immop_type_t tp1 = get_ia32_immop_type(new_op1);
+ ia32_immop_type_t tp2 = get_ia32_immop_type(new_op2);
+
+ /* No expr_op means, that we have two const - one symconst and */
+ /* one tarval or another symconst - because this case is not */
+ /* covered by constant folding */
+ /* We need to check for: */
+ /* 1) symconst - const -> becomes a LEA */
+ /* 2) symconst - symconst -> becomes a const - LEA as the elf */
+ /* linker doesn't support two symconsts */
+ if (tp1 == ia32_ImmSymConst && tp2 == ia32_ImmSymConst) {
+ /* this is the 2nd case */
+ new_op = new_rd_ia32_Lea(dbgi, irg, block, new_op1, noreg);
+ set_ia32_am_sc(new_op, get_ia32_Immop_symconst(op2));
+ set_ia32_am_sc_sign(new_op);
+ set_ia32_am_flavour(new_op, ia32_am_OB);
+
+ DBG_OPT_LEA3(op1, op2, node, new_op);
+ } else if (tp1 == ia32_ImmSymConst) {
+ tarval *tv = get_ia32_Immop_tarval(new_op2);
+ long offs = get_tarval_long(tv);
+
+ new_op = new_rd_ia32_Lea(dbgi, irg, block, noreg, noreg);
+ DBG_OPT_LEA3(op1, op2, node, new_op);
+
+ set_ia32_am_sc(new_op, get_ia32_Immop_symconst(new_op1));
+ add_ia32_am_offs_int(new_op, -offs);
+ set_ia32_am_flavour(new_op, ia32_am_O);
set_ia32_am_support(new_op, ia32_am_Source);
set_ia32_op_type(new_op, ia32_AddrModeS);
+ } else if (tp2 == ia32_ImmSymConst) {
+ tarval *tv = get_ia32_Immop_tarval(new_op1);
+ long offs = get_tarval_long(tv);
+
+ new_op = new_rd_ia32_Lea(dbgi, irg, block, noreg, noreg);
+ DBG_OPT_LEA3(op1, op2, node, new_op);
+
+ add_ia32_am_offs_int(new_op, offs);
+ set_ia32_am_sc(new_op, get_ia32_Immop_symconst(new_op2));
+ set_ia32_am_sc_sign(new_op);
set_ia32_am_flavour(new_op, ia32_am_O);
+ set_ia32_am_support(new_op, ia32_am_Source);
+ set_ia32_op_type(new_op, ia32_AddrModeS);
+ } else {
+ tarval *tv1 = get_ia32_Immop_tarval(new_op1);
+ tarval *tv2 = get_ia32_Immop_tarval(new_op2);
+ tarval *restv = tarval_sub(tv1, tv2);
- /* Lea doesn't need a Proj */
- return new_op;
- }
- else if (imm_op) {
- /* This is expr - const */
- new_op = gen_imm_Sub(env, expr_op, imm_op);
+ DEBUG_ONLY(ir_fprintf(stderr, "Warning: sub with 2 consts not folded: %+F\n", node));
- /* set AM support */
- set_ia32_am_support(new_op, ia32_am_Dest);
+ new_op = new_rd_ia32_Const(dbgi, irg, block);
+ set_ia32_Const_tarval(new_op, restv);
+ DBG_OPT_LEA3(new_op1, new_op2, node, new_op);
}
- else {
- /* This is a normal sub */
- new_op = new_rd_ia32_Sub(dbg, irg, block, noreg, noreg, op1, op2, nomem, mode_T);
- /* set AM support */
- set_ia32_am_support(new_op, ia32_am_Full);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+ return new_op;
+ } else if (imm_op) {
+ if ((env->cg->opt & IA32_OPT_INCDEC) && get_ia32_immop_type(imm_op) == ia32_ImmConst) {
+ tarval_classification_t class_tv, class_negtv;
+ tarval *tv = get_ia32_Immop_tarval(imm_op);
+
+ /* optimize tarvals */
+ class_tv = classify_tarval(tv);
+ class_negtv = classify_tarval(tarval_neg(tv));
+
+ if (class_tv == TV_CLASSIFY_ONE) {
+ DB((dbg, LEVEL_2, "Sub(1) to Dec ... "));
+ new_op = new_rd_ia32_Dec(dbgi, irg, block, noreg, noreg, expr_op, nomem);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+ return new_op;
+ } else if (class_tv == TV_CLASSIFY_ALL_ONE || class_negtv == TV_CLASSIFY_ONE) {
+ DB((dbg, LEVEL_2, "Sub(-1) to Inc ... "));
+ new_op = new_rd_ia32_Inc(dbgi, irg, block, noreg, noreg, expr_op, nomem);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+ return new_op;
+ }
}
}
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ /* This is a normal sub */
+ new_op = new_rd_ia32_Sub(dbgi, irg, block, noreg, noreg, new_op1, new_op2, nomem);
+
+ /* set AM support */
+ set_ia32_am_support(new_op, ia32_am_Full);
+
+ fold_immediate(env, new_op, 2, 3);
- set_ia32_res_mode(new_op, mode);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
- return new_rd_Proj(dbg, irg, block, new_op, mode, 0);
+ return new_op;
}
* @param dm_flav flavour_Div/Mod/DivMod
* @return The created ia32 DivMod node
*/
-static ir_node *generate_DivMod(ia32_transform_env_t *env, ir_node *dividend, ir_node *divisor, ia32_op_flavour_t dm_flav) {
- ir_node *res, *proj;
+static ir_node *generate_DivMod(ia32_transform_env_t *env, ir_node *node,
+ ir_node *dividend, ir_node *divisor,
+ ia32_op_flavour_t dm_flav)
+{
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *new_dividend = transform_node(env, dividend);
+ ir_node *new_divisor = transform_node(env, divisor);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *res, *proj_div, *proj_mod;
ir_node *edx_node, *cltd;
- ir_node *in_keep[1];
- dbg_info *dbg = env->dbg;
- ir_graph *irg = env->irg;
- ir_node *block = env->block;
- ir_mode *mode = env->mode;
- ir_node *irn = env->irn;
- ir_node *mem;
+ ir_node *in_keep[2];
+ ir_node *mem, *new_mem;
+ ir_node *projs[pn_DivMod_max];
+ int i;
+
+ ia32_collect_Projs(node, projs, pn_DivMod_max);
switch (dm_flav) {
case flavour_Div:
- mem = get_Div_mem(irn);
- mode = get_irn_mode(get_proj_for_pn(irn, pn_Div_res));
+ mem = get_Div_mem(node);
+ proj_div = be_get_Proj_for_pn(node, pn_Div_res);
+ if (proj_div == NULL) {
+ /* this can happen when we have divs left that could
+ throw a division by zero exception... */
+ mode = mode_Is;
+ } else {
+ mode = get_irn_mode(proj_div);
+ }
break;
case flavour_Mod:
- mem = get_Mod_mem(irn);
- mode = get_irn_mode(get_proj_for_pn(irn, pn_Mod_res));
+ mem = get_Mod_mem(node);
+ proj_mod = be_get_Proj_for_pn(node, pn_Mod_res);
+ if (proj_mod == NULL) {
+ /* this can happen when we have divs left that could
+ throw a division by zero exception... */
+ mode = mode_Is;
+ } else {
+ mode = get_irn_mode(proj_mod);
+ }
break;
case flavour_DivMod:
- mem = get_DivMod_mem(irn);
- mode = get_irn_mode(get_proj_for_pn(irn, pn_DivMod_res_div));
+ mem = get_DivMod_mem(node);
+ proj_div = be_get_Proj_for_pn(node, pn_DivMod_res_div);
+ proj_mod = be_get_Proj_for_pn(node, pn_DivMod_res_mod);
+ if (proj_div != NULL) {
+ mode = get_irn_mode(proj_div);
+ } else if(proj_mod != NULL) {
+ mode = get_irn_mode(proj_mod);
+ } else {
+ /* this can happen when we have divs left that could
+ throw a division by zero exception... */
+ mode = mode_Is;
+ }
break;
default:
- assert(0);
+ panic("invalid divmod flavour!");
}
+ new_mem = transform_node(env, mem);
if (mode_is_signed(mode)) {
/* in signed mode, we need to sign extend the dividend */
- cltd = new_rd_ia32_Cdq(dbg, irg, block, dividend, mode_T);
- dividend = new_rd_Proj(dbg, irg, block, cltd, mode_Is, pn_EAX);
- edx_node = new_rd_Proj(dbg, irg, block, cltd, mode_Is, pn_EDX);
- }
- else {
- edx_node = new_rd_ia32_Const(dbg, irg, block, mode_Iu);
- set_ia32_Const_type(edx_node, ia32_Const);
+ cltd = new_rd_ia32_Cltd(dbgi, irg, block, new_dividend);
+ new_dividend = new_rd_Proj(dbgi, irg, block, cltd, mode_Iu, pn_ia32_Cltd_EAX);
+ edx_node = new_rd_Proj(dbgi, irg, block, cltd, mode_Iu, pn_ia32_Cltd_EDX);
+ } else {
+ edx_node = new_rd_ia32_Const(dbgi, irg, block);
+ add_irn_dep(edx_node, be_abi_get_start_barrier(env->cg->birg->abi));
set_ia32_Immop_tarval(edx_node, get_tarval_null(mode_Iu));
}
- res = new_rd_ia32_DivMod(dbg, irg, block, dividend, divisor, edx_node, mem, mode_T);
-
- set_ia32_flavour(res, dm_flav);
- set_ia32_n_res(res, 2);
+ if (mode_is_signed(mode)) {
+ res = new_rd_ia32_IDiv(dbgi, irg, block, noreg, noreg, new_dividend, edx_node, new_divisor, new_mem, dm_flav);
+ } else {
+ res = new_rd_ia32_Div(dbgi, irg, block, noreg, noreg, new_dividend, edx_node, new_divisor, new_mem, dm_flav);
+ }
- /* Only one proj is used -> We must add a second proj and */
- /* connect this one to a Keep node to eat up the second */
- /* destroyed register. */
- if (get_irn_n_edges(irn) == 1) {
- proj = get_edge_src_irn(get_irn_out_edge_first(irn));
- assert(is_Proj(proj) && "non-Proj to Div/Mod node");
+ /* Matze: code can't handle this at the moment... */
+#if 0
+ /* set AM support */
+ set_ia32_am_support(res, ia32_am_Source);
+#endif
- if (get_Proj_proj(proj) == pn_DivMod_res_div) {
- in_keep[0] = new_rd_Proj(dbg, irg, block, res, mode_Is, pn_DivMod_res_mod);
- }
- else {
- in_keep[0] = new_rd_Proj(dbg, irg, block, res, mode_Is, pn_DivMod_res_div);
- }
+ set_ia32_n_res(res, 2);
- be_new_Keep(&ia32_reg_classes[CLASS_ia32_gp], irg, block, 1, in_keep);
+ /* check, which Proj-Keep, we need to add */
+ i = 0;
+ if (proj_div == NULL) {
+ /* We have only mod result: add div res Proj-Keep */
+ in_keep[i] = new_rd_Proj(dbgi, irg, block, res, mode_Iu, pn_ia32_Div_div_res);
+ ++i;
}
+ if (proj_mod == NULL) {
+ /* We have only div result: add mod res Proj-Keep */
+ in_keep[i] = new_rd_Proj(dbgi, irg, block, res, mode_Iu, pn_ia32_Div_mod_res);
+ ++i;
+ }
+ if(i > 0)
+ be_new_Keep(&ia32_reg_classes[CLASS_ia32_gp], irg, block, i, in_keep);
- SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env));
-
- set_ia32_res_mode(res, mode_Is);
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
return res;
}
/**
* Wrapper for generate_DivMod. Sets flavour_Mod.
+ *
+ * @param env The transformation environment
*/
-static ir_node *gen_Mod(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- return generate_DivMod(env, op1, op2, flavour_Mod);
+static ir_node *gen_Mod(ia32_transform_env_t *env, ir_node *node) {
+ return generate_DivMod(env, node, get_Mod_left(node),
+ get_Mod_right(node), flavour_Mod);
}
-
-
/**
* Wrapper for generate_DivMod. Sets flavour_Div.
+ *
+ * @param env The transformation environment
*/
-static ir_node *gen_Div(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- return generate_DivMod(env, op1, op2, flavour_Div);
+static ir_node *gen_Div(ia32_transform_env_t *env, ir_node *node) {
+ return generate_DivMod(env, node, get_Div_left(node),
+ get_Div_right(node), flavour_Div);
}
-
-
/**
* Wrapper for generate_DivMod. Sets flavour_DivMod.
*/
-static ir_node *gen_DivMod(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- return generate_DivMod(env, op1, op2, flavour_DivMod);
+static ir_node *gen_DivMod(ia32_transform_env_t *env, ir_node *node) {
+ return generate_DivMod(env, node, get_DivMod_left(node),
+ get_DivMod_right(node), flavour_DivMod);
}
* Creates an ia32 floating Div.
*
* @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
- * @return The created ia32 fDiv node
+ * @return The created ia32 xDiv node
*/
-static ir_node *gen_Quot(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *new_op;
- ir_node *nomem = new_rd_NoMem(env->irg);
-
+static ir_node *gen_Quot(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *op1 = get_Quot_left(node);
+ ir_node *new_op1 = transform_node(env, op1);
+ ir_node *op2 = get_Quot_right(node);
+ ir_node *new_op2 = transform_node(env, op2);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_rd_NoMem(env->irg);
+ ir_node *new_op;
+
+ FP_USED(env->cg);
if (USE_SSE2(env->cg)) {
-
- if (is_ia32_fConst(op2)) {
- new_op = new_rd_ia32_fDiv(env->dbg, env->irg, env->block, noreg, noreg, op1, noreg, nomem, mode_T);
+ ir_mode *mode = get_irn_mode(op1);
+ if (is_ia32_xConst(new_op2)) {
+ new_op = new_rd_ia32_xDiv(dbgi, irg, block, noreg, noreg, new_op1, noreg, nomem);
set_ia32_am_support(new_op, ia32_am_None);
- set_ia32_Immop_attr(new_op, op2);
+ copy_ia32_Immop_attr(new_op, new_op2);
+ } else {
+ new_op = new_rd_ia32_xDiv(dbgi, irg, block, noreg, noreg, new_op1, new_op2, nomem);
+ // Matze: disabled for now, spillslot coalescer fails
+ //set_ia32_am_support(new_op, ia32_am_Source);
}
- else {
- new_op = new_rd_ia32_fDiv(env->dbg, env->irg, env->block, noreg, noreg, op1, op2, nomem, mode_T);
- set_ia32_am_support(new_op, ia32_am_Source);
- }
- }
- else {
- new_op = new_rd_ia32_vfdiv(env->dbg, env->irg, env->block, noreg, noreg, op1, op2, nomem, mode_T);
- set_ia32_am_support(new_op, ia32_am_Source);
+ set_ia32_ls_mode(new_op, mode);
+ } else {
+ new_op = new_rd_ia32_vfdiv(dbgi, irg, block, noreg, noreg, new_op1, new_op2, nomem);
+ // Matze: disabled for now (spillslot coalescer fails)
+ //set_ia32_am_support(new_op, ia32_am_Source);
}
- set_ia32_res_mode(new_op, get_irn_mode(get_proj_for_pn(env->irn, pn_Quot_res)));
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
-
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
return new_op;
}
-
/**
* Creates an ia32 Shl.
*
* @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
* @return The created ia32 Shl node
*/
-static ir_node *gen_Shl(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- return gen_shift_binop(env, op1, op2, new_rd_ia32_Shl);
+static ir_node *gen_Shl(ia32_transform_env_t *env, ir_node *node) {
+ return gen_shift_binop(env, node, get_Shl_left(node), get_Shl_right(node),
+ new_rd_ia32_Shl);
}
* Creates an ia32 Shr.
*
* @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
* @return The created ia32 Shr node
*/
-static ir_node *gen_Shr(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- return gen_shift_binop(env, op1, op2, new_rd_ia32_Shr);
+static ir_node *gen_Shr(ia32_transform_env_t *env, ir_node *node) {
+ return gen_shift_binop(env, node, get_Shr_left(node),
+ get_Shr_right(node), new_rd_ia32_Shr);
}
/**
- * Creates an ia32 Shrs.
+ * Creates an ia32 Sar.
*
* @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
* @return The created ia32 Shrs node
*/
-static ir_node *gen_Shrs(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- return gen_shift_binop(env, op1, op2, new_rd_ia32_Shrs);
+static ir_node *gen_Shrs(ia32_transform_env_t *env, ir_node *node) {
+ return gen_shift_binop(env, node, get_Shrs_left(node),
+ get_Shrs_right(node), new_rd_ia32_Sar);
}
* @param op2 The second operator
* @return The created ia32 RotL node
*/
-static ir_node *gen_RotL(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- return gen_shift_binop(env, op1, op2, new_rd_ia32_RotL);
+static ir_node *gen_RotL(ia32_transform_env_t *env, ir_node *node,
+ ir_node *op1, ir_node *op2) {
+ return gen_shift_binop(env, node, op1, op2, new_rd_ia32_Rol);
}
* @param op2 The second operator
* @return The created ia32 RotR node
*/
-static ir_node *gen_RotR(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
- return gen_shift_binop(env, op1, op2, new_rd_ia32_RotR);
+static ir_node *gen_RotR(ia32_transform_env_t *env, ir_node *node, ir_node *op1,
+ ir_node *op2) {
+ return gen_shift_binop(env, node, op1, op2, new_rd_ia32_Ror);
}
* Creates an ia32 RotR or RotL (depending on the found pattern).
*
* @param env The transformation environment
- * @param op1 The first operator
- * @param op2 The second operator
* @return The created ia32 RotL or RotR node
*/
-static ir_node *gen_Rot(ia32_transform_env_t *env, ir_node *op1, ir_node *op2) {
+static ir_node *gen_Rot(ia32_transform_env_t *env, ir_node *node) {
ir_node *rotate = NULL;
+ ir_node *op1 = get_Rot_left(node);
+ ir_node *op2 = get_Rot_right(node);
/* Firm has only Rot (which is a RotL), so we are looking for a right (op2)
operand "-e+mode_size_bits" (it's an already modified "mode_size_bits-e",
that means we can create a RotR instead of an Add and a RotL */
- if (is_Proj(op2)) {
- ir_node *pred = get_Proj_pred(op2);
-
- if (is_ia32_Add(pred)) {
- ir_node *pred_pred = get_irn_n(pred, 2);
- tarval *tv = get_ia32_Immop_tarval(pred);
- long bits = get_mode_size_bits(env->mode);
-
- if (is_Proj(pred_pred)) {
- pred_pred = get_Proj_pred(pred_pred);
- }
-
- if (is_ia32_Minus(pred_pred) &&
- tarval_is_long(tv) &&
- get_tarval_long(tv) == bits)
+ if (get_irn_op(op2) == op_Add) {
+ ir_node *add = op2;
+ ir_node *left = get_Add_left(add);
+ ir_node *right = get_Add_right(add);
+ if (is_Const(right)) {
+ tarval *tv = get_Const_tarval(right);
+ ir_mode *mode = get_irn_mode(node);
+ long bits = get_mode_size_bits(mode);
+
+ if (get_irn_op(left) == op_Minus &&
+ tarval_is_long(tv) &&
+ get_tarval_long(tv) == bits)
{
- DB((env->mod, LEVEL_1, "RotL into RotR ... "));
- rotate = gen_RotR(env, op1, get_irn_n(pred_pred, 2));
+ DB((dbg, LEVEL_1, "RotL into RotR ... "));
+ rotate = gen_RotR(env, node, op1, get_Minus_op(left));
}
-
}
}
- if (!rotate) {
- rotate = gen_RotL(env, op1, op2);
+ if (rotate == NULL) {
+ rotate = gen_RotL(env, node, op1, op2);
}
return rotate;
* Transforms a Minus node.
*
* @param env The transformation environment
- * @param op The operator
+ * @param op The Minus operand
* @return The created ia32 Minus node
*/
-static ir_node *gen_Minus(ia32_transform_env_t *env, ir_node *op) {
- ident *name;
- ir_node *new_op;
- ir_node *noreg_gp = ia32_new_NoReg_gp(env->cg);
- ir_node *noreg_fp = ia32_new_NoReg_fp(env->cg);
- ir_node *nomem = new_rd_NoMem(env->irg);
- int size;
+ir_node *gen_Minus_ex(ia32_transform_env_t *env, ir_node *node, ir_node *op) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ ir_entity *ent;
+ ir_node *res;
+ int size;
- if (mode_is_float(env->mode)) {
+ if (mode_is_float(mode)) {
+ ir_node *new_op = transform_node(env, op);
+ FP_USED(env->cg);
if (USE_SSE2(env->cg)) {
- new_op = new_rd_ia32_fEor(env->dbg, env->irg, env->block, noreg_gp, noreg_gp, op, noreg_fp, nomem, mode_T);
-
- size = get_mode_size_bits(env->mode);
- name = gen_fp_known_const(env->mode, size == 32 ? ia32_SSIGN : ia32_DSIGN);
+ ir_node *noreg_gp = ia32_new_NoReg_gp(env->cg);
+ ir_node *noreg_fp = ia32_new_NoReg_fp(env->cg);
+ ir_node *nomem = new_rd_NoMem(irg);
- set_ia32_sc(new_op, name);
+ res = new_rd_ia32_xXor(dbgi, irg, block, noreg_gp, noreg_gp, new_op, noreg_fp, nomem);
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ size = get_mode_size_bits(mode);
+ ent = ia32_gen_fp_known_const(size == 32 ? ia32_SSIGN : ia32_DSIGN);
- set_ia32_res_mode(new_op, env->mode);
- set_ia32_immop_type(new_op, ia32_ImmSymConst);
-
- new_op = new_rd_Proj(env->dbg, env->irg, env->block, new_op, env->mode, 0);
- }
- else {
- new_op = new_rd_ia32_vfchs(env->dbg, env->irg, env->block, op, env->mode);
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ set_ia32_am_sc(res, ent);
+ set_ia32_op_type(res, ia32_AddrModeS);
+ set_ia32_ls_mode(res, mode);
+ } else {
+ res = new_rd_ia32_vfchs(dbgi, irg, block, new_op);
}
- }
- else {
- new_op = gen_unop(env, op, new_rd_ia32_Minus);
+ } else {
+ res = gen_unop(env, node, op, new_rd_ia32_Neg);
}
- return new_op;
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
+
+ return res;
}
+/**
+ * Transforms a Minus node.
+ *
+ * @param env The transformation environment
+ * @return The created ia32 Minus node
+ */
+static ir_node *gen_Minus(ia32_transform_env_t *env, ir_node *node) {
+ return gen_Minus_ex(env, node, get_Minus_op(node));
+}
/**
* Transforms a Not node.
*
* @param env The transformation environment
- * @param op The operator
* @return The created ia32 Not node
*/
-static ir_node *gen_Not(ia32_transform_env_t *env, ir_node *op) {
- assert (! mode_is_float(env->mode));
- return gen_unop(env, op, new_rd_ia32_Not);
+static ir_node *gen_Not(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *op = get_Not_op(node);
+
+ assert (! mode_is_float(get_irn_mode(node)));
+ return gen_unop(env, node, op, new_rd_ia32_Not);
}
* Transforms an Abs node.
*
* @param env The transformation environment
- * @param op The operator
* @return The created ia32 Abs node
*/
-static ir_node *gen_Abs(ia32_transform_env_t *env, ir_node *op) {
- ir_node *res, *p_eax, *p_edx;
- dbg_info *dbg = env->dbg;
- ir_mode *mode = env->mode;
- ir_graph *irg = env->irg;
- ir_node *block = env->block;
- ir_node *noreg_gp = ia32_new_NoReg_gp(env->cg);
- ir_node *noreg_fp = ia32_new_NoReg_fp(env->cg);
- ir_node *nomem = new_NoMem();
+static ir_node *gen_Abs(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *op = get_Abs_op(node);
+ ir_node *new_op = transform_node(env, op);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ ir_node *noreg_gp = ia32_new_NoReg_gp(env->cg);
+ ir_node *noreg_fp = ia32_new_NoReg_fp(env->cg);
+ ir_node *nomem = new_NoMem();
+ ir_node *res, *p_eax, *p_edx;
int size;
- ident *name;
+ ir_entity *ent;
if (mode_is_float(mode)) {
+ FP_USED(env->cg);
if (USE_SSE2(env->cg)) {
- res = new_rd_ia32_fAnd(dbg,irg, block, noreg_gp, noreg_gp, op, noreg_fp, nomem, mode_T);
-
- size = get_mode_size_bits(mode);
- name = gen_fp_known_const(mode, size == 32 ? ia32_SABS : ia32_DABS);
+ res = new_rd_ia32_xAnd(dbgi,irg, block, noreg_gp, noreg_gp, new_op, noreg_fp, nomem);
- set_ia32_sc(res, name);
+ size = get_mode_size_bits(mode);
+ ent = ia32_gen_fp_known_const(size == 32 ? ia32_SABS : ia32_DABS);
- SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env));
+ set_ia32_am_sc(res, ent);
- set_ia32_res_mode(res, mode);
- set_ia32_immop_type(res, ia32_ImmSymConst);
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
- res = new_rd_Proj(dbg, irg, block, res, mode, 0);
+ set_ia32_op_type(res, ia32_AddrModeS);
+ set_ia32_ls_mode(res, mode);
}
else {
- res = new_rd_ia32_vfabs(dbg, irg, block, op, mode);
- SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env));
+ res = new_rd_ia32_vfabs(dbgi, irg, block, new_op);
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
}
}
else {
- res = new_rd_ia32_Cdq(dbg, irg, block, op, mode_T);
- SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env));
- set_ia32_res_mode(res, mode);
+ res = new_rd_ia32_Cltd(dbgi, irg, block, new_op);
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
- p_eax = new_rd_Proj(dbg, irg, block, res, mode, pn_EAX);
- p_edx = new_rd_Proj(dbg, irg, block, res, mode, pn_EDX);
+ p_eax = new_rd_Proj(dbgi, irg, block, res, mode_Iu, pn_EAX);
+ p_edx = new_rd_Proj(dbgi, irg, block, res, mode_Iu, pn_EDX);
- res = new_rd_ia32_Eor(dbg, irg, block, noreg_gp, noreg_gp, p_eax, p_edx, nomem, mode_T);
- SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env));
- set_ia32_res_mode(res, mode);
+ res = new_rd_ia32_Xor(dbgi, irg, block, noreg_gp, noreg_gp, p_eax, p_edx, nomem);
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
- res = new_rd_Proj(dbg, irg, block, res, mode, 0);
-
- res = new_rd_ia32_Sub(dbg, irg, block, noreg_gp, noreg_gp, res, p_edx, nomem, mode_T);
- SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env));
- set_ia32_res_mode(res, mode);
-
- res = new_rd_Proj(dbg, irg, block, res, mode, 0);
+ res = new_rd_ia32_Sub(dbgi, irg, block, noreg_gp, noreg_gp, res, p_edx, nomem);
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
}
return res;
/**
* Transforms a Load.
*
- * @param mod the debug module
- * @param block the block the new node should belong to
- * @param node the ir Load node
- * @param mode node mode
+ * @param env The transformation environment
* @return the created ia32 Load node
*/
-static ir_node *gen_Load(ia32_transform_env_t *env) {
- ir_node *node = env->irn;
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *ptr = get_Load_ptr(node);
- ir_mode *mode = get_Load_mode(node);
- const char *offs = NULL;
- ir_node *new_op;
- ia32_am_flavour_t am_flav = ia32_B;
+static ir_node *gen_Load(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *ptr = get_Load_ptr(node);
+ ir_node *new_ptr = transform_node(env, ptr);
+ ir_node *mem = get_Load_mem(node);
+ ir_node *new_mem = transform_node(env, mem);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_mode *mode = get_Load_mode(node);
+ ir_node *lptr = new_ptr;
+ int is_imm = 0;
+ ir_node *new_op;
+ ir_node *projs[pn_Load_max];
+ ia32_am_flavour_t am_flav = ia32_am_B;
+
+ ia32_collect_Projs(node, projs, pn_Load_max);
+
+ /*
+ check for special case: the loaded value might not be used (optimized, volatile, ...)
+ we add a Proj + Keep for volatile loads and ignore all other cases
+ */
+ if (! be_get_Proj_for_pn(node, pn_Load_res) && get_Load_volatility(node) == volatility_is_volatile) {
+ /* add a result proj and a Keep to produce a pseudo use */
+ ir_node *proj = new_r_Proj(irg, block, node, mode_Iu, pn_ia32_Load_res);
+ be_new_Keep(arch_get_irn_reg_class(env->cg->arch_env, proj, -1), irg, block, 1, &proj);
+ }
/* address might be a constant (symconst or absolute address) */
- if (is_ia32_Const(ptr)) {
- offs = get_ia32_cnst(ptr);
- ptr = noreg;
+ if (is_ia32_Const(new_ptr)) {
+ lptr = noreg;
+ is_imm = 1;
}
if (mode_is_float(mode)) {
- if (USE_SSE2(env->cg))
- new_op = new_rd_ia32_fLoad(env->dbg, env->irg, env->block, ptr, noreg, get_Load_mem(node), env->mode);
- else
- new_op = new_rd_ia32_vfld(env->dbg, env->irg, env->block, ptr, noreg, get_Load_mem(node), env->mode);
- }
- else {
- new_op = new_rd_ia32_Load(env->dbg, env->irg, env->block, ptr, noreg, get_Load_mem(node), env->mode);
+ FP_USED(env->cg);
+ if (USE_SSE2(env->cg)) {
+ new_op = new_rd_ia32_xLoad(dbgi, irg, block, lptr, noreg, new_mem);
+ } else {
+ new_op = new_rd_ia32_vfld(dbgi, irg, block, lptr, noreg, new_mem);
+ }
+ } else {
+ new_op = new_rd_ia32_Load(dbgi, irg, block, lptr, noreg, new_mem);
}
- /* base is an constant address */
- if (offs) {
- add_ia32_am_offs(new_op, offs);
- am_flav = ia32_O;
+ /* base is a constant address */
+ if (is_imm) {
+ if (get_ia32_immop_type(new_ptr) == ia32_ImmSymConst) {
+ set_ia32_am_sc(new_op, get_ia32_Immop_symconst(new_ptr));
+ am_flav = ia32_am_N;
+ } else {
+ tarval *tv = get_ia32_Immop_tarval(new_ptr);
+ long offs = get_tarval_long(tv);
+
+ add_ia32_am_offs_int(new_op, offs);
+ am_flav = ia32_am_O;
+ }
}
set_ia32_am_support(new_op, ia32_am_Source);
set_ia32_am_flavour(new_op, am_flav);
set_ia32_ls_mode(new_op, mode);
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ /* make sure we are scheduled behind the initial IncSP/Barrier
+ * to avoid spills being placed before it
+ */
+ if (block == get_irg_start_block(irg)) {
+ add_irn_dep(new_op, get_irg_frame(irg));
+ }
+
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
return new_op;
}
/**
* Transforms a Store.
*
- * @param mod the debug module
- * @param block the block the new node should belong to
- * @param node the ir Store node
- * @param mode node mode
+ * @param env The transformation environment
* @return the created ia32 Store node
*/
-static ir_node *gen_Store(ia32_transform_env_t *env) {
- ir_node *node = env->irn;
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *val = get_Store_value(node);
- ir_node *ptr = get_Store_ptr(node);
- ir_node *mem = get_Store_mem(node);
- ir_mode *mode = get_irn_mode(val);
- ir_node *sval = val;
- const char *offs = NULL;
- ir_node *new_op;
- ia32_am_flavour_t am_flav = ia32_B;
- ia32_immop_type_t immop = ia32_ImmNone;
-
- /* in case of storing a const (but not a symconst) -> make it an attribute */
- if (is_ia32_Cnst(val)) {
- switch (get_ia32_op_type(val)) {
- case ia32_Const:
- immop = ia32_ImmConst;
- break;
- case ia32_SymConst:
- immop = ia32_ImmSymConst;
- break;
- default:
- assert(0 && "unsupported Const type");
- }
+static ir_node *gen_Store(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *ptr = get_Store_ptr(node);
+ ir_node *new_ptr = transform_node(env, ptr);
+ ir_node *val = get_Store_value(node);
+ ir_node *new_val = transform_node(env, val);
+ ir_node *mem = get_Store_mem(node);
+ ir_node *new_mem = transform_node(env, mem);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *sptr = new_ptr;
+ ir_mode *mode = get_irn_mode(val);
+ ir_node *sval = new_val;
+ int is_imm = 0;
+ ir_node *new_op;
+ ia32_am_flavour_t am_flav = ia32_am_B;
+
+ if (is_ia32_Const(new_val)) {
+ assert(!mode_is_float(mode));
sval = noreg;
}
/* address might be a constant (symconst or absolute address) */
- if (is_ia32_Const(ptr)) {
- offs = get_ia32_cnst(ptr);
- ptr = noreg;
+ if (is_ia32_Const(new_ptr)) {
+ sptr = noreg;
+ is_imm = 1;
}
if (mode_is_float(mode)) {
- if (USE_SSE2(env->cg))
- new_op = new_rd_ia32_fStore(env->dbg, env->irg, env->block, ptr, noreg, sval, mem, mode_T);
- else
- new_op = new_rd_ia32_vfst(env->dbg, env->irg, env->block, ptr, noreg, sval, mem, mode_T);
- }
- else if (get_mode_size_bits(mode) == 8) {
- new_op = new_rd_ia32_Store8Bit(env->dbg, env->irg, env->block, ptr, noreg, sval, mem, mode_T);
- }
- else {
- new_op = new_rd_ia32_Store(env->dbg, env->irg, env->block, ptr, noreg, sval, mem, mode_T);
+ FP_USED(env->cg);
+ if (USE_SSE2(env->cg)) {
+ new_op = new_rd_ia32_xStore(dbgi, irg, block, sptr, noreg, sval, new_mem);
+ } else {
+ new_op = new_rd_ia32_vfst(dbgi, irg, block, sptr, noreg, sval, new_mem);
+ }
+ } else if (get_mode_size_bits(mode) == 8) {
+ new_op = new_rd_ia32_Store8Bit(dbgi, irg, block, sptr, noreg, sval, new_mem);
+ } else {
+ new_op = new_rd_ia32_Store(dbgi, irg, block, sptr, noreg, sval, new_mem);
}
- /* stored const is an attribute (saves a register) */
- if (is_ia32_Cnst(val)) {
- set_ia32_Immop_attr(new_op, val);
+ /* stored const is an immediate value */
+ if (is_ia32_Const(new_val)) {
+ assert(!mode_is_float(mode));
+ copy_ia32_Immop_attr(new_op, new_val);
}
/* base is an constant address */
- if (offs) {
- add_ia32_am_offs(new_op, offs);
- am_flav = ia32_O;
+ if (is_imm) {
+ if (get_ia32_immop_type(new_ptr) == ia32_ImmSymConst) {
+ set_ia32_am_sc(new_op, get_ia32_Immop_symconst(new_ptr));
+ am_flav = ia32_am_N;
+ } else {
+ tarval *tv = get_ia32_Immop_tarval(new_ptr);
+ long offs = get_tarval_long(tv);
+
+ add_ia32_am_offs_int(new_op, offs);
+ am_flav = ia32_am_O;
+ }
}
set_ia32_am_support(new_op, ia32_am_Dest);
set_ia32_op_type(new_op, ia32_AddrModeD);
set_ia32_am_flavour(new_op, am_flav);
- set_ia32_ls_mode(new_op, get_irn_mode(val));
- set_ia32_immop_type(new_op, immop);
+ set_ia32_ls_mode(new_op, mode);
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
return new_op;
}
* @param env The transformation environment
* @return The transformed node.
*/
-static ir_node *gen_Cond(ia32_transform_env_t *env) {
- dbg_info *dbg = env->dbg;
+static ir_node *gen_Cond(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
ir_graph *irg = env->irg;
- ir_node *block = env->block;
- ir_node *node = env->irn;
+ dbg_info *dbgi = get_irn_dbg_info(node);
ir_node *sel = get_Cond_selector(node);
ir_mode *sel_mode = get_irn_mode(sel);
ir_node *res = NULL;
- ir_node *pred = NULL;
ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *cmp_a, *cmp_b, *cnst, *expr;
+ ir_node *cnst, *expr;
if (is_Proj(sel) && sel_mode == mode_b) {
- ir_node *nomem = new_NoMem();
-
- pred = get_Proj_pred(sel);
-
- /* get both compare operators */
- cmp_a = get_Cmp_left(pred);
- cmp_b = get_Cmp_right(pred);
+ ir_node *pred = get_Proj_pred(sel);
+ ir_node *cmp_a = get_Cmp_left(pred);
+ ir_node *new_cmp_a = transform_node(env, cmp_a);
+ ir_node *cmp_b = get_Cmp_right(pred);
+ ir_node *new_cmp_b = transform_node(env, cmp_b);
+ ir_mode *cmp_mode = get_irn_mode(cmp_a);
+ ir_node *nomem = new_NoMem();
+
+ int pnc = get_Proj_proj(sel);
+ if(mode_is_float(cmp_mode) || !mode_is_signed(cmp_mode)) {
+ pnc |= ia32_pn_Cmp_Unsigned;
+ }
/* check if we can use a CondJmp with immediate */
- cnst = env->cg->opt.immops ? get_immediate_op(cmp_a, cmp_b) : NULL;
- expr = get_expr_op(cmp_a, cmp_b);
+ cnst = (env->cg->opt & IA32_OPT_IMMOPS) ? get_immediate_op(new_cmp_a, new_cmp_b) : NULL;
+ expr = get_expr_op(new_cmp_a, new_cmp_b);
- if (cnst && expr) {
- pn_Cmp pnc = get_Proj_proj(sel);
+ if (cnst != NULL && expr != NULL) {
+ /* immop has to be the right operand, we might need to flip pnc */
+ if(cnst != new_cmp_b) {
+ pnc = get_inversed_pnc(pnc);
+ }
- if ((pnc == pn_Cmp_Eq || pnc == pn_Cmp_Lg) && mode_is_int(get_irn_mode(expr))) {
- if (classify_tarval(get_ia32_Immop_tarval(cnst)) == TV_CLASSIFY_NULL) {
+ if ((pnc == pn_Cmp_Eq || pnc == pn_Cmp_Lg) && mode_needs_gp_reg(get_irn_mode(expr))) {
+ if (get_ia32_immop_type(cnst) == ia32_ImmConst &&
+ classify_tarval(get_ia32_Immop_tarval(cnst)) == TV_CLASSIFY_NULL)
+ {
/* a Cmp A =/!= 0 */
ir_node *op1 = expr;
ir_node *op2 = expr;
- ir_node *and = skip_Proj(expr);
- const char *cnst = NULL;
+ int is_and = 0;
/* check, if expr is an only once used And operation */
- if (get_irn_n_edges(expr) == 1 && is_ia32_And(and)) {
- op1 = get_irn_n(and, 2);
- op2 = get_irn_n(and, 3);
+ if (is_ia32_And(expr) && get_irn_n_edges(expr)) {
+ op1 = get_irn_n(expr, 2);
+ op2 = get_irn_n(expr, 3);
- cnst = (is_ia32_ImmConst(and) || is_ia32_ImmSymConst(and)) ? get_ia32_cnst(and) : NULL;
+ is_and = (is_ia32_ImmConst(expr) || is_ia32_ImmSymConst(expr));
}
- res = new_rd_ia32_TestJmp(dbg, irg, block, op1, op2, mode_T);
- set_ia32_pncode(res, get_Proj_proj(sel));
- set_ia32_res_mode(res, get_irn_mode(op1));
+ res = new_rd_ia32_TestJmp(dbgi, irg, block, op1, op2);
+ set_ia32_pncode(res, pnc);
- if (cnst) {
- copy_ia32_Immop_attr(res, and);
+ if (is_and) {
+ copy_ia32_Immop_attr(res, expr);
}
- SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env));
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
return res;
}
}
- if (mode_is_float(get_irn_mode(expr))) {
- res = new_rd_ia32_fCondJmp(dbg, irg, block, noreg, noreg, expr, noreg, nomem, mode_T);
+ if (mode_is_float(cmp_mode)) {
+ FP_USED(env->cg);
+ if (USE_SSE2(env->cg)) {
+ res = new_rd_ia32_xCondJmp(dbgi, irg, block, noreg, noreg, expr, noreg, nomem);
+ set_ia32_ls_mode(res, cmp_mode);
+ } else {
+ assert(0);
+ }
}
else {
- res = new_rd_ia32_CondJmp(dbg, irg, block, noreg, noreg, expr, noreg, nomem, mode_T);
+ assert(get_mode_size_bits(cmp_mode) == 32);
+ res = new_rd_ia32_CondJmp(dbgi, irg, block, noreg, noreg, expr, noreg, nomem);
}
- set_ia32_Immop_attr(res, cnst);
- set_ia32_res_mode(res, get_irn_mode(expr));
+ copy_ia32_Immop_attr(res, cnst);
}
else {
- if (mode_is_float(get_irn_mode(cmp_a))) {
- res = new_rd_ia32_fCondJmp(dbg, irg, block, noreg, noreg, cmp_a, cmp_b, nomem, mode_T);
+ ir_mode *cmp_mode = get_irn_mode(cmp_a);
+
+ if (mode_is_float(cmp_mode)) {
+ FP_USED(env->cg);
+ if (USE_SSE2(env->cg)) {
+ res = new_rd_ia32_xCondJmp(dbgi, irg, block, noreg, noreg, cmp_a, cmp_b, nomem);
+ set_ia32_ls_mode(res, cmp_mode);
+ } else {
+ ir_node *proj_eax;
+ res = new_rd_ia32_vfCondJmp(dbgi, irg, block, noreg, noreg, cmp_a, cmp_b, nomem);
+ proj_eax = new_r_Proj(irg, block, res, mode_Iu, pn_ia32_vfCondJmp_temp_reg_eax);
+ be_new_Keep(&ia32_reg_classes[CLASS_ia32_gp], irg, block, 1, &proj_eax);
+ }
}
else {
- res = new_rd_ia32_CondJmp(dbg, irg, block, noreg, noreg, cmp_a, cmp_b, nomem, mode_T);
+ assert(get_mode_size_bits(cmp_mode) == 32);
+ res = new_rd_ia32_CondJmp(dbgi, irg, block, noreg, noreg, cmp_a, cmp_b, nomem);
+ set_ia32_commutative(res);
}
- set_ia32_res_mode(res, get_irn_mode(cmp_a));
}
- set_ia32_pncode(res, get_Proj_proj(sel));
- set_ia32_am_support(res, ia32_am_Source);
+ set_ia32_pncode(res, pnc);
+ // Matze: disabled for now, because the default collect_spills_walker
+ // is not able to detect the mode of the spilled value
+ // moreover, the lea optimize phase freely exchanges left/right
+ // without updating the pnc
+ //set_ia32_am_support(res, ia32_am_Source);
}
else {
- res = new_rd_ia32_SwitchJmp(dbg, irg, block, sel, mode_T);
+ /* determine the smallest switch case value */
+ ir_node *new_sel = transform_node(env, sel);
+ int switch_min = INT_MAX;
+ const ir_edge_t *edge;
+
+ foreach_out_edge(node, edge) {
+ int pn = get_Proj_proj(get_edge_src_irn(edge));
+ switch_min = pn < switch_min ? pn : switch_min;
+ }
+
+ if (switch_min) {
+ /* if smallest switch case is not 0 we need an additional sub */
+ res = new_rd_ia32_Lea(dbgi, irg, block, new_sel, noreg);
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
+ add_ia32_am_offs_int(res, -switch_min);
+ set_ia32_am_flavour(res, ia32_am_OB);
+ set_ia32_am_support(res, ia32_am_Source);
+ set_ia32_op_type(res, ia32_AddrModeS);
+ }
+
+ res = new_rd_ia32_SwitchJmp(dbgi, irg, block, switch_min ? res : new_sel, mode_T);
set_ia32_pncode(res, get_Cond_defaultProj(node));
- set_ia32_res_mode(res, get_irn_mode(sel));
}
- SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env));
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
return res;
}
* @param env The transformation environment
* @return The transformed node.
*/
-static ir_node *gen_CopyB(ia32_transform_env_t *env) {
- ir_node *res = NULL;
- dbg_info *dbg = env->dbg;
- ir_graph *irg = env->irg;
- ir_mode *mode = env->mode;
- ir_node *block = env->block;
- ir_node *node = env->irn;
- ir_node *src = get_CopyB_src(node);
- ir_node *dst = get_CopyB_dst(node);
- ir_node *mem = get_CopyB_mem(node);
- int size = get_type_size_bytes(get_CopyB_type(node));
- int rem;
-
- /* If we have to copy more than 16 bytes, we use REP MOVSx and */
+static ir_node *gen_CopyB(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *src = get_CopyB_src(node);
+ ir_node *new_src = transform_node(env, src);
+ ir_node *dst = get_CopyB_dst(node);
+ ir_node *new_dst = transform_node(env, dst);
+ ir_node *mem = get_CopyB_mem(node);
+ ir_node *new_mem = transform_node(env, mem);
+ ir_node *res = NULL;
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ int size = get_type_size_bytes(get_CopyB_type(node));
+ ir_mode *dst_mode = get_irn_mode(dst);
+ ir_mode *src_mode = get_irn_mode(src);
+ int rem;
+ ir_node *in[3];
+
+ /* If we have to copy more than 32 bytes, we use REP MOVSx and */
/* then we need the size explicitly in ECX. */
- if (size >= 16 * 4) {
+ if (size >= 32 * 4) {
rem = size & 0x3; /* size % 4 */
size >>= 2;
- res = new_rd_ia32_Const(dbg, irg, block, mode_Is);
- set_ia32_op_type(res, ia32_Const);
+ res = new_rd_ia32_Const(dbgi, irg, block);
+ add_irn_dep(res, be_abi_get_start_barrier(env->cg->birg->abi));
set_ia32_Immop_tarval(res, new_tarval_from_long(size, mode_Is));
- res = new_rd_ia32_CopyB(dbg, irg, block, dst, src, res, mem, mode);
+ res = new_rd_ia32_CopyB(dbgi, irg, block, new_dst, new_src, res, new_mem);
set_ia32_Immop_tarval(res, new_tarval_from_long(rem, mode_Is));
+
+ /* ok: now attach Proj's because rep movsd will destroy esi, edi and ecx */
+ in[0] = new_r_Proj(irg, block, res, dst_mode, pn_ia32_CopyB_DST);
+ in[1] = new_r_Proj(irg, block, res, src_mode, pn_ia32_CopyB_SRC);
+ in[2] = new_r_Proj(irg, block, res, mode_Iu, pn_ia32_CopyB_CNT);
+ be_new_Keep(&ia32_reg_classes[CLASS_ia32_gp], irg, block, 3, in);
}
else {
- res = new_rd_ia32_CopyB_i(dbg, irg, block, dst, src, mem, mode);
+ res = new_rd_ia32_CopyB_i(dbgi, irg, block, new_dst, new_src, new_mem);
set_ia32_Immop_tarval(res, new_tarval_from_long(size, mode_Is));
- set_ia32_immop_type(res, ia32_ImmConst);
+
+ /* ok: now attach Proj's because movsd will destroy esi and edi */
+ in[0] = new_r_Proj(irg, block, res, dst_mode, pn_ia32_CopyB_i_DST);
+ in[1] = new_r_Proj(irg, block, res, src_mode, pn_ia32_CopyB_i_SRC);
+ be_new_Keep(&ia32_reg_classes[CLASS_ia32_gp], irg, block, 2, in);
}
- SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env));
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
return res;
}
-
+#if 0
/**
* Transforms a Mux node into CMov.
*
* @param env The transformation environment
* @return The transformed node.
*/
-static ir_node *gen_Mux(ia32_transform_env_t *env) {
- ir_node *node = env->irn;
- ir_node *new_op = new_rd_ia32_CMov(env->dbg, env->irg, env->block, \
+static ir_node *gen_Mux(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *new_op = new_rd_ia32_CMov(env->dbgi, env->irg, env->block, \
get_Mux_sel(node), get_Mux_false(node), get_Mux_true(node), env->mode);
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+
+ return new_op;
+}
+#endif
+
+typedef ir_node *cmov_func_t(dbg_info *db, ir_graph *irg, ir_node *block,
+ ir_node *cmp_a, ir_node *cmp_b, ir_node *psi_true,
+ ir_node *psi_default);
+
+/**
+ * Transforms a Psi node into CMov.
+ *
+ * @param env The transformation environment
+ * @return The transformed node.
+ */
+static ir_node *gen_Psi(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *psi_true = get_Psi_val(node, 0);
+ ir_node *new_psi_true = transform_node(env, psi_true);
+ ir_node *psi_default = get_Psi_default(node);
+ ir_node *new_psi_default = transform_node(env, psi_default);
+ ia32_code_gen_t *cg = env->cg;
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ ir_node *cmp_proj = get_Mux_sel(node);
+ ir_node *noreg = ia32_new_NoReg_gp(cg);
+ ir_node *nomem = new_rd_NoMem(irg);
+ ir_node *cmp, *cmp_a, *cmp_b, *and1, *and2, *new_op = NULL;
+ ir_node *new_cmp_a, *new_cmp_b;
+ ir_mode *cmp_mode;
+ int pnc;
+
+ assert(get_irn_mode(cmp_proj) == mode_b && "Condition for Psi must have mode_b");
+
+ cmp = get_Proj_pred(cmp_proj);
+ cmp_a = get_Cmp_left(cmp);
+ cmp_b = get_Cmp_right(cmp);
+ cmp_mode = get_irn_mode(cmp_a);
+ new_cmp_a = transform_node(env, cmp_a);
+ new_cmp_b = transform_node(env, cmp_b);
+
+ pnc = get_Proj_proj(cmp_proj);
+ if (mode_is_float(cmp_mode) || !mode_is_signed(cmp_mode)) {
+ pnc |= ia32_pn_Cmp_Unsigned;
+ }
+
+ if (mode_is_float(mode)) {
+ /* floating point psi */
+ FP_USED(cg);
+
+ /* 1st case: compare operands are float too */
+ if (USE_SSE2(cg)) {
+ /* psi(cmp(a, b), t, f) can be done as: */
+ /* tmp = cmp a, b */
+ /* tmp2 = t and tmp */
+ /* tmp3 = f and not tmp */
+ /* res = tmp2 or tmp3 */
+
+ /* in case the compare operands are int, we move them into xmm register */
+ if (! mode_is_float(get_irn_mode(cmp_a))) {
+ new_cmp_a = gen_sse_conv_int2float(cg, dbgi, irg, block, new_cmp_a, node, mode_xmm);
+ new_cmp_b = gen_sse_conv_int2float(cg, dbgi, irg, block, new_cmp_b, node, mode_xmm);
+
+ pnc |= 8; /* transform integer compare to fp compare */
+ }
+
+ new_op = new_rd_ia32_xCmp(dbgi, irg, block, noreg, noreg, new_cmp_a, new_cmp_b, nomem);
+ set_ia32_pncode(new_op, pnc);
+ set_ia32_am_support(new_op, ia32_am_Source);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(cg, node));
+
+ and1 = new_rd_ia32_xAnd(dbgi, irg, block, noreg, noreg, new_psi_true, new_op, nomem);
+ set_ia32_am_support(and1, ia32_am_None);
+ set_ia32_commutative(and1);
+ SET_IA32_ORIG_NODE(and1, ia32_get_old_node_name(cg, node));
+
+ and2 = new_rd_ia32_xAndNot(dbgi, irg, block, noreg, noreg, new_op, new_psi_default, nomem);
+ set_ia32_am_support(and2, ia32_am_None);
+ set_ia32_commutative(and2);
+ SET_IA32_ORIG_NODE(and2, ia32_get_old_node_name(cg, node));
+
+ new_op = new_rd_ia32_xOr(dbgi, irg, block, noreg, noreg, and1, and2, nomem);
+ set_ia32_am_support(new_op, ia32_am_None);
+ set_ia32_commutative(new_op);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(cg, node));
+ }
+ else {
+ /* x87 FPU */
+ new_op = new_rd_ia32_vfCMov(dbgi, irg, block, new_cmp_a, new_cmp_b, new_psi_true, new_psi_default);
+ set_ia32_pncode(new_op, pnc);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+ }
+ }
+ else {
+ /* integer psi */
+ construct_binop_func *set_func = NULL;
+ cmov_func_t *cmov_func = NULL;
+
+ if (mode_is_float(get_irn_mode(cmp_a))) {
+ /* 1st case: compare operands are floats */
+ FP_USED(cg);
+
+ if (USE_SSE2(cg)) {
+ /* SSE FPU */
+ set_func = new_rd_ia32_xCmpSet;
+ cmov_func = new_rd_ia32_xCmpCMov;
+ }
+ else {
+ /* x87 FPU */
+ set_func = new_rd_ia32_vfCmpSet;
+ cmov_func = new_rd_ia32_vfCmpCMov;
+ }
+
+ pnc &= ~0x8; /* fp compare -> int compare */
+ }
+ else {
+ /* 2nd case: compare operand are integer too */
+ set_func = new_rd_ia32_CmpSet;
+ cmov_func = new_rd_ia32_CmpCMov;
+ }
+
+ /* check for special case first: And/Or -- Cmp with 0 -- Psi */
+ if (is_ia32_Const_0(new_cmp_b) && is_Proj(new_cmp_a) && (is_ia32_And(get_Proj_pred(new_cmp_a)) || is_ia32_Or(get_Proj_pred(new_cmp_a)))) {
+ if (is_ia32_Const_1(psi_true) && is_ia32_Const_0(psi_default)) {
+ /* first case for SETcc: default is 0, set to 1 iff condition is true */
+ new_op = new_rd_ia32_PsiCondSet(dbgi, irg, block, new_cmp_a);
+ set_ia32_pncode(new_op, pnc);
+ }
+ else if (is_ia32_Const_0(psi_true) && is_ia32_Const_1(psi_default)) {
+ /* second case for SETcc: default is 1, set to 0 iff condition is true: */
+ /* we invert condition and set default to 0 */
+ new_op = new_rd_ia32_PsiCondSet(dbgi, irg, block, new_cmp_a);
+ set_ia32_pncode(new_op, get_inversed_pnc(pnc));
+ }
+ else {
+ /* otherwise: use CMOVcc */
+ new_op = new_rd_ia32_PsiCondCMov(dbgi, irg, block, new_cmp_a, new_psi_true, new_psi_default);
+ set_ia32_pncode(new_op, pnc);
+ }
+
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(cg, node));
+ }
+ else {
+ if (is_ia32_Const_1(psi_true) && is_ia32_Const_0(psi_default)) {
+ /* first case for SETcc: default is 0, set to 1 iff condition is true */
+ new_op = gen_binop(env, node, cmp_a, cmp_b, set_func);
+ set_ia32_pncode(new_op, pnc);
+ set_ia32_am_support(new_op, ia32_am_Source);
+ }
+ else if (is_ia32_Const_0(psi_true) && is_ia32_Const_1(psi_default)) {
+ /* second case for SETcc: default is 1, set to 0 iff condition is true: */
+ /* we invert condition and set default to 0 */
+ new_op = gen_binop(env, node, cmp_a, cmp_b, set_func);
+ set_ia32_pncode(new_op, get_inversed_pnc(pnc));
+ set_ia32_am_support(new_op, ia32_am_Source);
+ }
+ else {
+ /* otherwise: use CMOVcc */
+ new_op = cmov_func(dbgi, irg, block, new_cmp_a, new_cmp_b, new_psi_true, new_psi_default);
+ set_ia32_pncode(new_op, pnc);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(cg, node));
+ }
+ }
+ }
return new_op;
}
* INT -> INT
* ============
* 1) n bit -> m bit n > m (downscale)
- * a) target is signed: movsx
- * b) target is unsigned: and with lower bits sets
+ * always ignored
* 2) n bit -> m bit n == m (sign change)
* always ignored
* 3) n bit -> m bit n < m (upscale)
* FLOAT -> INT
* ==============
* SSE(1/2) convert from float or double to 32bit int (cvtss/sd2si)
- * if target mode < 32bit: additional INT -> INT conversion (see above)
*
* FLOAT -> FLOAT
* ================
* in non-strict semantic
*/
-//static ir_node *gen_int_downscale_conv(ia32_transform_env_t *env, ir_node *op,
-// ir_mode *src_mode, ir_mode *tgt_mode)
-//{
-// int n = get_mode_size_bits(src_mode);
-// int m = get_mode_size_bits(tgt_mode);
-// dbg_info *dbg = env->dbg;
-// ir_graph *irg = env->irg;
-// ir_node *block = env->block;
-// ir_node *noreg = ia32_new_NoReg_gp(env->cg);
-// ir_node *nomem = new_rd_NoMem(irg);
-// ir_node *new_op, *proj;
-// assert(n > m && "downscale expected");
-// if (mode_is_signed(src_mode) && mode_is_signed(tgt_mode)) {
-// /* ASHL Sn, n - m */
-// new_op = new_rd_ia32_Shl(dbg, irg, block, noreg, noreg, op, noreg, nomem, mode_T);
-// proj = new_rd_Proj(dbg, irg, block, new_op, src_mode, 0);
-// set_ia32_Immop_tarval(new_op, new_tarval_from_long(n - m, mode_Is));
-// set_ia32_am_support(new_op, ia32_am_Source);
-// SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
-// /* ASHR Sn, n - m */
-// new_op = new_rd_ia32_Shrs(dbg, irg, block, noreg, noreg, proj, noreg, nomem, mode_T);
-// set_ia32_Immop_tarval(new_op, new_tarval_from_long(n - m, mode_Is));
-// }
-// else {
-// new_op = new_rd_ia32_And(dbg, irg, block, noreg, noreg, op, noreg, nomem, mode_T);
-// set_ia32_Immop_tarval(new_op, new_tarval_from_long((1 << m) - 1, mode_Is));
-// }
-// return new_op;
-//}
+/**
+ * Create a conversion from x87 state register to general purpose.
+ */
+static ir_node *gen_x87_fp_to_gp(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *op = get_Conv_op(node);
+ ir_node *new_op = transform_node(env, op);
+ ia32_code_gen_t *cg = env->cg;
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(cg);
+ ir_node *trunc_mode = ia32_new_Fpu_truncate(cg);
+ ir_node *fist, *load;
+
+ /* do a fist */
+ fist = new_rd_ia32_vfist(dbgi, irg, block,
+ get_irg_frame(irg), noreg, new_op, trunc_mode, new_NoMem());
+
+ set_ia32_use_frame(fist);
+ set_ia32_am_support(fist, ia32_am_Dest);
+ set_ia32_op_type(fist, ia32_AddrModeD);
+ set_ia32_am_flavour(fist, ia32_am_B);
+ set_ia32_ls_mode(fist, mode_Iu);
+ SET_IA32_ORIG_NODE(fist, ia32_get_old_node_name(cg, node));
+
+ /* do a Load */
+ load = new_rd_ia32_Load(dbgi, irg, block, get_irg_frame(irg), noreg, fist);
+
+ set_ia32_use_frame(load);
+ set_ia32_am_support(load, ia32_am_Source);
+ set_ia32_op_type(load, ia32_AddrModeS);
+ set_ia32_am_flavour(load, ia32_am_B);
+ set_ia32_ls_mode(load, mode_Iu);
+ SET_IA32_ORIG_NODE(load, ia32_get_old_node_name(cg, node));
+
+ return new_r_Proj(irg, block, load, mode_Iu, pn_ia32_Load_res);
+}
+
+/**
+ * Create a conversion from general purpose to x87 register
+ */
+static ir_node *gen_x87_gp_to_fp(ia32_transform_env_t *env, ir_node *node, ir_mode *src_mode) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *op = get_Conv_op(node);
+ ir_node *new_op = transform_node(env, op);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_NoMem();
+ ir_node *fild, *store;
+ int src_bits;
+
+ /* first convert to 32 bit if necessary */
+ src_bits = get_mode_size_bits(src_mode);
+ if (src_bits == 8) {
+ new_op = new_rd_ia32_Conv_I2I8Bit(dbgi, irg, block, noreg, noreg, new_op, nomem);
+ set_ia32_am_support(new_op, ia32_am_Source);
+ set_ia32_ls_mode(new_op, src_mode);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+ } else if (src_bits < 32) {
+ new_op = new_rd_ia32_Conv_I2I(dbgi, irg, block, noreg, noreg, new_op, nomem);
+ set_ia32_am_support(new_op, ia32_am_Source);
+ set_ia32_ls_mode(new_op, src_mode);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+ }
+
+ /* do a store */
+ store = new_rd_ia32_Store(dbgi, irg, block, get_irg_frame(irg), noreg, new_op, nomem);
+
+ set_ia32_use_frame(store);
+ set_ia32_am_support(store, ia32_am_Dest);
+ set_ia32_op_type(store, ia32_AddrModeD);
+ set_ia32_am_flavour(store, ia32_am_OB);
+ set_ia32_ls_mode(store, mode_Iu);
+
+ /* do a fild */
+ fild = new_rd_ia32_vfild(dbgi, irg, block, get_irg_frame(irg), noreg, store);
+
+ set_ia32_use_frame(fild);
+ set_ia32_am_support(fild, ia32_am_Source);
+ set_ia32_op_type(fild, ia32_AddrModeS);
+ set_ia32_am_flavour(fild, ia32_am_OB);
+ set_ia32_ls_mode(fild, mode_Iu);
+
+ return new_r_Proj(irg, block, fild, mode_vfp, pn_ia32_vfild_res);
+}
/**
* Transforms a Conv node.
*
* @param env The transformation environment
- * @param op The operator
* @return The created ia32 Conv node
*/
-static ir_node *gen_Conv(ia32_transform_env_t *env, ir_node *op) {
- dbg_info *dbg = env->dbg;
- ir_graph *irg = env->irg;
- ir_mode *src_mode = get_irn_mode(op);
- ir_mode *tgt_mode = env->mode;
- int src_bits = get_mode_size_bits(src_mode);
- int tgt_bits = get_mode_size_bits(tgt_mode);
- ir_node *block = env->block;
- ir_node *new_op = NULL;
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *nomem = new_rd_NoMem(irg);
- firm_dbg_module_t *mod = env->mod;
- ir_node *proj;
+static ir_node *gen_Conv(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *op = get_Conv_op(node);
+ ir_node *new_op = transform_node(env, op);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *src_mode = get_irn_mode(op);
+ ir_mode *tgt_mode = get_irn_mode(node);
+ int src_bits = get_mode_size_bits(src_mode);
+ int tgt_bits = get_mode_size_bits(tgt_mode);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_rd_NoMem(irg);
+ ir_node *res;
if (src_mode == tgt_mode) {
- /* this can happen when changing mode_P to mode_Is */
- DB((mod, LEVEL_1, "killed Conv(mode, mode) ..."));
- edges_reroute(env->irn, op, irg);
+ if (get_Conv_strict(node)) {
+ if (USE_SSE2(env->cg)) {
+ /* when we are in SSE mode, we can kill all strict no-op conversion */
+ return new_op;
+ }
+ } else {
+ /* this should be optimized already, but who knows... */
+ DEBUG_ONLY(ir_fprintf(stderr, "Debug warning: conv %+F is pointless\n", node));
+ DB((dbg, LEVEL_1, "killed Conv(mode, mode) ..."));
+ return new_op;
+ }
}
- else if (mode_is_float(src_mode)) {
+
+ if (mode_is_float(src_mode)) {
/* we convert from float ... */
if (mode_is_float(tgt_mode)) {
/* ... to float */
if (USE_SSE2(env->cg)) {
- DB((mod, LEVEL_1, "create Conv(float, float) ..."));
- new_op = new_rd_ia32_Conv_FP2FP(dbg, irg, block, noreg, noreg, op, nomem, mode_T);
+ DB((dbg, LEVEL_1, "create Conv(float, float) ..."));
+ res = new_rd_ia32_Conv_FP2FP(dbgi, irg, block, noreg, noreg, new_op, nomem);
+ set_ia32_ls_mode(res, tgt_mode);
+ } else {
+ // Matze: TODO what about strict convs?
+ DEBUG_ONLY(ir_fprintf(stderr, "Debug warning: strict conv %+F ignored yet\n", node));
+ DB((dbg, LEVEL_1, "killed Conv(float, float) ..."));
+ return new_op;
}
- else {
- DB((mod, LEVEL_1, "killed Conv(float, float) ..."));
- edges_reroute(env->irn, op, irg);
- }
- }
- else {
+ } else {
/* ... to int */
- DB((mod, LEVEL_1, "create Conv(float, int) ..."));
- new_op = new_rd_ia32_Conv_FP2I(dbg, irg, block, noreg, noreg, op, nomem, mode_T);
- /* if target mode is not int: add an additional downscale convert */
- if (tgt_bits < 32) {
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
- set_ia32_res_mode(new_op, tgt_mode);
- set_ia32_am_support(new_op, ia32_am_Source);
-
- proj = new_rd_Proj(dbg, irg, block, new_op, mode_Is, 0);
-
- if (tgt_bits == 8 || src_bits == 8) {
- new_op = new_rd_ia32_Conv_I2I8Bit(dbg, irg, block, noreg, noreg, proj, nomem, mode_T);
- }
- else {
- new_op = new_rd_ia32_Conv_I2I(dbg, irg, block, noreg, noreg, proj, nomem, mode_T);
- }
+ DB((dbg, LEVEL_1, "create Conv(float, int) ..."));
+ if (USE_SSE2(env->cg)) {
+ res = new_rd_ia32_Conv_FP2I(dbgi, irg, block, noreg, noreg, new_op, nomem);
+ set_ia32_ls_mode(res, src_mode);
+ } else {
+ return gen_x87_fp_to_gp(env, node);
}
}
- }
- else {
+ } else {
/* we convert from int ... */
if (mode_is_float(tgt_mode)) {
+ FP_USED(env->cg);
/* ... to float */
- DB((mod, LEVEL_1, "create Conv(int, float) ..."));
- new_op = new_rd_ia32_Conv_I2FP(dbg, irg, block, noreg, noreg, op, nomem, mode_T);
- }
- else {
- /* ... to int */
- if (get_mode_size_bits(src_mode) == tgt_bits) {
- DB((mod, LEVEL_1, "omitting equal size Conv(%+F, %+F) ...", src_mode, tgt_mode));
- edges_reroute(env->irn, op, irg);
- }
- else {
- DB((mod, LEVEL_1, "create Conv(int, int) ...", src_mode, tgt_mode));
- if (tgt_bits == 8 || src_bits == 8) {
- new_op = new_rd_ia32_Conv_I2I8Bit(dbg, irg, block, noreg, noreg, op, nomem, mode_T);
- }
- else {
- new_op = new_rd_ia32_Conv_I2I(dbg, irg, block, noreg, noreg, op, nomem, mode_T);
+ DB((dbg, LEVEL_1, "create Conv(int, float) ..."));
+ if (USE_SSE2(env->cg)) {
+ res = new_rd_ia32_Conv_I2FP(dbgi, irg, block, noreg, noreg, new_op, nomem);
+ set_ia32_ls_mode(res, tgt_mode);
+ if(src_bits == 32) {
+ set_ia32_am_support(res, ia32_am_Source);
}
+ } else {
+ return gen_x87_gp_to_fp(env, node, src_mode);
+ }
+ } else {
+ /* to int */
+ ir_mode *smaller_mode;
+ int smaller_bits;
+
+ if (src_bits == tgt_bits) {
+ DB((dbg, LEVEL_1, "omitting unnecessary Conv(%+F, %+F) ...", src_mode, tgt_mode));
+ return new_op;
}
- }
- }
-
- if (new_op) {
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
- set_ia32_res_mode(new_op, tgt_mode);
- set_ia32_am_support(new_op, ia32_am_Source);
+ if (src_bits < tgt_bits) {
+ smaller_mode = src_mode;
+ smaller_bits = src_bits;
+ } else {
+ smaller_mode = tgt_mode;
+ smaller_bits = tgt_bits;
+ }
- new_op = new_rd_Proj(dbg, irg, block, new_op, tgt_mode, 0);
+ /*
+ The following is not correct, we can't change the mode,
+ maybe others are using the load too
+ better move this to a separate phase!
+ */
+#if 0
+ /* ... to int */
+ if(is_Proj(new_op)) {
+ /* load operations do already sign/zero extend, so we have
+ * nothing left to do */
+ ir_node *pred = get_Proj_pred(new_op);
+ if(is_ia32_Load(pred)) {
+ set_ia32_ls_mode(pred, smaller_mode);
+ return new_op;
+ }
+ }
+#endif /* if 0 */
+
+ DB((dbg, LEVEL_1, "create Conv(int, int) ...", src_mode, tgt_mode));
+ if (smaller_bits == 8) {
+ res = new_rd_ia32_Conv_I2I8Bit(dbgi, irg, block, noreg, noreg, new_op, nomem);
+ set_ia32_ls_mode(res, smaller_mode);
+ } else {
+ res = new_rd_ia32_Conv_I2I(dbgi, irg, block, noreg, noreg, new_op, nomem);
+ set_ia32_ls_mode(res, smaller_mode);
+ }
+ set_ia32_am_support(res, ia32_am_Source);
+ }
}
- return new_op;
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
+
+ return res;
}
*
********************************************/
-static ir_node *gen_StackParam(ia32_transform_env_t *env) {
- ir_node *new_op = NULL;
- ir_node *node = env->irn;
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *mem = new_rd_NoMem(env->irg);
- ir_node *ptr = get_irn_n(node, 0);
- entity *ent = be_get_frame_entity(node);
- ir_mode *mode = env->mode;
-
-// /* If the StackParam has only one user -> */
-// /* put it in the Block where the user resides */
-// if (get_irn_n_edges(node) == 1) {
-// env->block = get_nodes_block(get_edge_src_irn(get_irn_out_edge_first(node)));
-// }
-
- if (mode_is_float(mode)) {
- if (USE_SSE2(env->cg))
- new_op = new_rd_ia32_fLoad(env->dbg, env->irg, env->block, ptr, noreg, mem, mode_T);
- else
- new_op = new_rd_ia32_vfld(env->dbg, env->irg, env->block, ptr, noreg, mem, mode_T);
- }
- else {
- new_op = new_rd_ia32_Load(env->dbg, env->irg, env->block, ptr, noreg, mem, mode_T);
+static ir_node *gen_be_StackParam(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *ptr = get_irn_n(node, be_pos_StackParam_ptr);
+ ir_node *new_ptr = transform_node(env, ptr);
+ ir_node *new_op = NULL;
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *nomem = new_rd_NoMem(env->irg);
+ ir_entity *ent = arch_get_frame_entity(env->cg->arch_env, node);
+ ir_mode *load_mode = get_irn_mode(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_mode *proj_mode;
+ long pn_res;
+
+ if (mode_is_float(load_mode)) {
+ FP_USED(env->cg);
+ if (USE_SSE2(env->cg)) {
+ new_op = new_rd_ia32_xLoad(dbgi, irg, block, new_ptr, noreg, nomem);
+ pn_res = pn_ia32_xLoad_res;
+ proj_mode = mode_xmm;
+ } else {
+ new_op = new_rd_ia32_vfld(dbgi, irg, block, new_ptr, noreg, nomem);
+ pn_res = pn_ia32_vfld_res;
+ proj_mode = mode_vfp;
+ }
+ } else {
+ new_op = new_rd_ia32_Load(dbgi, irg, block, new_ptr, noreg, nomem);
+ proj_mode = mode_Iu;
+ pn_res = pn_ia32_Load_res;
}
set_ia32_frame_ent(new_op, ent);
set_ia32_am_support(new_op, ia32_am_Source);
set_ia32_op_type(new_op, ia32_AddrModeS);
- set_ia32_am_flavour(new_op, ia32_B);
- set_ia32_ls_mode(new_op, mode);
+ set_ia32_am_flavour(new_op, ia32_am_B);
+ set_ia32_ls_mode(new_op, load_mode);
+ set_ia32_flags(new_op, get_ia32_flags(new_op) | arch_irn_flags_rematerializable);
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
- return new_rd_Proj(env->dbg, env->irg, env->block, new_op, mode, 0);
+ return new_rd_Proj(dbgi, irg, block, new_op, proj_mode, pn_res);
}
/**
* Transforms a FrameAddr into an ia32 Add.
*/
-static ir_node *gen_FrameAddr(ia32_transform_env_t *env) {
- ir_node *new_op = NULL;
- ir_node *node = env->irn;
- ir_node *op = get_irn_n(node, 0);
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *nomem = new_rd_NoMem(env->irg);
+static ir_node *gen_be_FrameAddr(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *op = get_irn_n(node, be_pos_FrameAddr_ptr);
+ ir_node *new_op = transform_node(env, op);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *res;
- new_op = new_rd_ia32_Add(env->dbg, env->irg, env->block, noreg, noreg, op, noreg, nomem, mode_T);
- set_ia32_frame_ent(new_op, be_get_frame_entity(node));
- set_ia32_am_support(new_op, ia32_am_Full);
- set_ia32_use_frame(new_op);
- set_ia32_immop_type(new_op, ia32_ImmConst);
+ res = new_rd_ia32_Lea(dbgi, irg, block, new_op, noreg);
+ set_ia32_frame_ent(res, arch_get_frame_entity(env->cg->arch_env, node));
+ set_ia32_am_support(res, ia32_am_Full);
+ set_ia32_use_frame(res);
+ set_ia32_am_flavour(res, ia32_am_OB);
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(env->cg, node));
- return new_rd_Proj(env->dbg, env->irg, env->block, new_op, env->mode, 0);
+ return res;
}
/**
* Transforms a FrameLoad into an ia32 Load.
*/
-static ir_node *gen_FrameLoad(ia32_transform_env_t *env) {
- ir_node *new_op = NULL;
- ir_node *node = env->irn;
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *mem = get_irn_n(node, 0);
- ir_node *ptr = get_irn_n(node, 1);
- entity *ent = be_get_frame_entity(node);
- ir_mode *mode = get_type_mode(get_entity_type(ent));
+static ir_node *gen_be_FrameLoad(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *mem = get_irn_n(node, be_pos_FrameLoad_mem);
+ ir_node *new_mem = transform_node(env, mem);
+ ir_node *ptr = get_irn_n(node, be_pos_FrameLoad_ptr);
+ ir_node *new_ptr = transform_node(env, ptr);
+ ir_node *new_op = NULL;
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_entity *ent = arch_get_frame_entity(env->cg->arch_env, node);
+ ir_mode *mode = get_type_mode(get_entity_type(ent));
+ ir_node *projs[pn_Load_max];
+
+ ia32_collect_Projs(node, projs, pn_Load_max);
if (mode_is_float(mode)) {
- if (USE_SSE2(env->cg))
- new_op = new_rd_ia32_fLoad(env->dbg, env->irg, env->block, ptr, noreg, mem, mode_T);
- else
- new_op = new_rd_ia32_vfld(env->dbg, env->irg, env->block, ptr, noreg, mem, mode_T);
+ FP_USED(env->cg);
+ if (USE_SSE2(env->cg)) {
+ new_op = new_rd_ia32_xLoad(dbgi, irg, block, new_ptr, noreg, new_mem);
+ }
+ else {
+ new_op = new_rd_ia32_vfld(dbgi, irg, block, new_ptr, noreg, new_mem);
+ }
}
else {
- new_op = new_rd_ia32_Load(env->dbg, env->irg, env->block, ptr, noreg, mem, mode_T);
+ new_op = new_rd_ia32_Load(dbgi, irg, block, new_ptr, noreg, new_mem);
}
set_ia32_frame_ent(new_op, ent);
set_ia32_am_support(new_op, ia32_am_Source);
set_ia32_op_type(new_op, ia32_AddrModeS);
- set_ia32_am_flavour(new_op, ia32_B);
+ set_ia32_am_flavour(new_op, ia32_am_B);
set_ia32_ls_mode(new_op, mode);
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
return new_op;
}
/**
* Transforms a FrameStore into an ia32 Store.
*/
-static ir_node *gen_FrameStore(ia32_transform_env_t *env) {
- ir_node *new_op = NULL;
- ir_node *node = env->irn;
- ir_node *noreg = ia32_new_NoReg_gp(env->cg);
- ir_node *mem = get_irn_n(node, 0);
- ir_node *ptr = get_irn_n(node, 1);
- ir_node *val = get_irn_n(node, 2);
- entity *ent = be_get_frame_entity(node);
- ir_mode *mode = get_irn_mode(val);
+static ir_node *gen_be_FrameStore(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *mem = get_irn_n(node, be_pos_FrameStore_mem);
+ ir_node *new_mem = transform_node(env, mem);
+ ir_node *ptr = get_irn_n(node, be_pos_FrameStore_ptr);
+ ir_node *new_ptr = transform_node(env, ptr);
+ ir_node *val = get_irn_n(node, be_pos_FrameStore_val);
+ ir_node *new_val = transform_node(env, val);
+ ir_node *new_op = NULL;
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_entity *ent = arch_get_frame_entity(env->cg->arch_env, node);
+ ir_mode *mode = get_irn_mode(val);
+
+ if (mode_is_float(mode)) {
+ FP_USED(env->cg);
+ if (USE_SSE2(env->cg)) {
+ new_op = new_rd_ia32_xStore(dbgi, irg, block, new_ptr, noreg, new_val, new_mem);
+ } else {
+ new_op = new_rd_ia32_vfst(dbgi, irg, block, new_ptr, noreg, new_val, new_mem);
+ }
+ } else if (get_mode_size_bits(mode) == 8) {
+ new_op = new_rd_ia32_Store8Bit(dbgi, irg, block, new_ptr, noreg, new_val, new_mem);
+ } else {
+ new_op = new_rd_ia32_Store(dbgi, irg, block, new_ptr, noreg, new_val, new_mem);
+ }
+
+ set_ia32_frame_ent(new_op, ent);
+ set_ia32_use_frame(new_op);
+
+ set_ia32_am_support(new_op, ia32_am_Dest);
+ set_ia32_op_type(new_op, ia32_AddrModeD);
+ set_ia32_am_flavour(new_op, ia32_am_B);
+ set_ia32_ls_mode(new_op, mode);
+
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+
+ return new_op;
+}
+
+/**
+ * In case SSE is used we need to copy the result from XMM0 to FPU TOS before return.
+ */
+static ir_node *gen_be_Return(ia32_transform_env_t *env, ir_node *node) {
+ ir_graph *irg = env->irg;
+ ir_node *ret_val = get_irn_n(node, be_pos_Return_val);
+ ir_node *ret_mem = get_irn_n(node, be_pos_Return_mem);
+ ir_entity *ent = get_irg_entity(irg);
+ ir_type *tp = get_entity_type(ent);
+ dbg_info *dbgi;
+ ir_node *block;
+ ir_type *res_type;
+ ir_mode *mode;
+ ir_node *frame, *sse_store, *fld, *mproj, *barrier;
+ ir_node *new_barrier, *new_ret_val, *new_ret_mem;
+ ir_node **in;
+ int pn_ret_val, pn_ret_mem, arity, i;
+
+ assert(ret_val != NULL);
+ if (be_Return_get_n_rets(node) < 1 || ! USE_SSE2(env->cg)) {
+ return duplicate_node(env, node);
+ }
+
+ res_type = get_method_res_type(tp, 0);
+
+ if (! is_Primitive_type(res_type)) {
+ return duplicate_node(env, node);
+ }
+
+ mode = get_type_mode(res_type);
+ if (! mode_is_float(mode)) {
+ return duplicate_node(env, node);
+ }
+
+ assert(get_method_n_ress(tp) == 1);
+
+ pn_ret_val = get_Proj_proj(ret_val);
+ pn_ret_mem = get_Proj_proj(ret_mem);
+
+ /* get the Barrier */
+ barrier = get_Proj_pred(ret_val);
+
+ /* get result input of the Barrier */
+ ret_val = get_irn_n(barrier, pn_ret_val);
+ new_ret_val = transform_node(env, ret_val);
+
+ /* get memory input of the Barrier */
+ ret_mem = get_irn_n(barrier, pn_ret_mem);
+ new_ret_mem = transform_node(env, ret_mem);
+
+ frame = get_irg_frame(irg);
+
+ dbgi = get_irn_dbg_info(barrier);
+ block = transform_node(env, get_nodes_block(barrier));
+
+ /* store xmm0 onto stack */
+ sse_store = new_rd_ia32_xStoreSimple(dbgi, irg, block, frame, new_ret_val, new_ret_mem);
+ set_ia32_ls_mode(sse_store, mode);
+ set_ia32_op_type(sse_store, ia32_AddrModeD);
+ set_ia32_use_frame(sse_store);
+ set_ia32_am_flavour(sse_store, ia32_am_B);
+ set_ia32_am_support(sse_store, ia32_am_Dest);
+
+ /* load into st0 */
+ fld = new_rd_ia32_SetST0(dbgi, irg, block, frame, sse_store);
+ set_ia32_ls_mode(fld, mode);
+ set_ia32_op_type(fld, ia32_AddrModeS);
+ set_ia32_use_frame(fld);
+ set_ia32_am_flavour(fld, ia32_am_B);
+ set_ia32_am_support(fld, ia32_am_Source);
+
+ mproj = new_r_Proj(irg, block, fld, mode_M, pn_ia32_SetST0_M);
+ fld = new_r_Proj(irg, block, fld, mode_vfp, pn_ia32_SetST0_res);
+ arch_set_irn_register(env->cg->arch_env, fld, &ia32_vfp_regs[REG_VF0]);
+
+ /* create a new barrier */
+ arity = get_irn_arity(barrier);
+ in = alloca(arity * sizeof(in[0]));
+ for (i = 0; i < arity; ++i) {
+ ir_node *new_in;
+
+ if (i == pn_ret_val) {
+ new_in = fld;
+ } else if (i == pn_ret_mem) {
+ new_in = mproj;
+ } else {
+ ir_node *in = get_irn_n(barrier, i);
+ new_in = transform_node(env, in);
+ }
+ in[i] = new_in;
+ }
+
+ new_barrier = new_ir_node(dbgi, irg, block,
+ get_irn_op(barrier), get_irn_mode(barrier),
+ arity, in);
+ copy_node_attr(barrier, new_barrier);
+ duplicate_deps(env, barrier, new_barrier);
+ set_new_node(barrier, new_barrier);
+ mark_irn_visited(barrier);
+
+ /* transform normally */
+ return duplicate_node(env, node);
+}
+
+/**
+ * Transform a be_AddSP into an ia32_AddSP. Eat up const sizes.
+ */
+static ir_node *gen_be_AddSP(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *sz = get_irn_n(node, be_pos_AddSP_size);
+ ir_node *new_sz = transform_node(env, sz);
+ ir_node *sp = get_irn_n(node, be_pos_AddSP_old_sp);
+ ir_node *new_sp = transform_node(env, sp);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_NoMem();
+ ir_node *new_op;
+
+ /* ia32 stack grows in reverse direction, make a SubSP */
+ new_op = new_rd_ia32_SubSP(dbgi, irg, block, noreg, noreg, new_sp, new_sz, nomem);
+ set_ia32_am_support(new_op, ia32_am_Source);
+ fold_immediate(env, new_op, 2, 3);
+
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+
+ return new_op;
+}
+
+/**
+ * Transform a be_SubSP into an ia32_SubSP. Eat up const sizes.
+ */
+static ir_node *gen_be_SubSP(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *sz = get_irn_n(node, be_pos_SubSP_size);
+ ir_node *new_sz = transform_node(env, sz);
+ ir_node *sp = get_irn_n(node, be_pos_SubSP_old_sp);
+ ir_node *new_sp = transform_node(env, sp);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_NoMem();
+ ir_node *new_op;
+
+ /* ia32 stack grows in reverse direction, make an AddSP */
+ new_op = new_rd_ia32_AddSP(dbgi, irg, block, noreg, noreg, new_sp, new_sz, nomem);
+ set_ia32_am_support(new_op, ia32_am_Source);
+ fold_immediate(env, new_op, 2, 3);
+
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+
+ return new_op;
+}
+
+/**
+ * This function just sets the register for the Unknown node
+ * as this is not done during register allocation because Unknown
+ * is an "ignore" node.
+ */
+static ir_node *gen_Unknown(ia32_transform_env_t *env, ir_node *node) {
+ ir_mode *mode = get_irn_mode(node);
if (mode_is_float(mode)) {
if (USE_SSE2(env->cg))
- new_op = new_rd_ia32_fStore(env->dbg, env->irg, env->block, ptr, noreg, val, mem, mode_T);
+ return ia32_new_Unknown_xmm(env->cg);
else
- new_op = new_rd_ia32_vfst(env->dbg, env->irg, env->block, ptr, noreg, val, mem, mode_T);
+ return ia32_new_Unknown_vfp(env->cg);
+ } else if (mode_needs_gp_reg(mode)) {
+ return ia32_new_Unknown_gp(env->cg);
+ } else {
+ assert(0 && "unsupported Unknown-Mode");
}
- else if (get_mode_size_bits(mode) == 8) {
- new_op = new_rd_ia32_Store8Bit(env->dbg, env->irg, env->block, ptr, noreg, val, mem, mode_T);
+
+ return NULL;
+}
+
+/**
+ * Change some phi modes
+ */
+static ir_node *gen_Phi(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ ir_node *phi;
+ int i, arity;
+
+ if(mode_needs_gp_reg(mode)) {
+ /* we shouldn't have any 64bit stuff around anymore */
+ assert(get_mode_size_bits(mode) <= 32);
+ /* all integer operations are on 32bit registers now */
+ mode = mode_Iu;
+ } else if(mode_is_float(mode)) {
+ assert(mode == mode_D || mode == mode_F);
+ if (USE_SSE2(env->cg)) {
+ mode = mode_xmm;
+ } else {
+ mode = mode_vfp;
+ }
}
- else {
- new_op = new_rd_ia32_Store(env->dbg, env->irg, env->block, ptr, noreg, val, mem, mode_T);
+
+ /* phi nodes allow loops, so we use the old arguments for now
+ * and fix this later */
+ phi = new_ir_node(dbgi, irg, block, op_Phi, mode, get_irn_arity(node), get_irn_in(node) + 1);
+ copy_node_attr(node, phi);
+ duplicate_deps(env, node, phi);
+
+ set_new_node(node, phi);
+
+ /* put the preds in the worklist */
+ arity = get_irn_arity(node);
+ for (i = 0; i < arity; ++i) {
+ ir_node *pred = get_irn_n(node, i);
+ pdeq_putr(env->worklist, pred);
}
- set_ia32_frame_ent(new_op, ent);
- set_ia32_use_frame(new_op);
+ return phi;
+}
+
+/**********************************************************************
+ * _ _ _
+ * | | | | | |
+ * | | _____ _____ _ __ ___ __| | _ __ ___ __| | ___ ___
+ * | |/ _ \ \ /\ / / _ \ '__/ _ \/ _` | | '_ \ / _ \ / _` |/ _ \/ __|
+ * | | (_) \ V V / __/ | | __/ (_| | | | | | (_) | (_| | __/\__ \
+ * |_|\___/ \_/\_/ \___|_| \___|\__,_| |_| |_|\___/ \__,_|\___||___/
+ *
+ **********************************************************************/
+
+/* These nodes are created in intrinsic lowering (64bit -> 32bit) */
+
+typedef ir_node *construct_load_func(dbg_info *db, ir_graph *irg, ir_node *block, ir_node *base, ir_node *index, \
+ ir_node *mem);
+
+typedef ir_node *construct_store_func(dbg_info *db, ir_graph *irg, ir_node *block, ir_node *base, ir_node *index, \
+ ir_node *val, ir_node *mem);
+
+/**
+ * Transforms a lowered Load into a "real" one.
+ */
+static ir_node *gen_lowered_Load(ia32_transform_env_t *env, ir_node *node, construct_load_func func, char fp_unit) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *ptr = get_irn_n(node, 0);
+ ir_node *new_ptr = transform_node(env, ptr);
+ ir_node *mem = get_irn_n(node, 1);
+ ir_node *new_mem = transform_node(env, mem);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_ia32_ls_mode(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *new_op;
+
+ /*
+ Could be that we have SSE2 unit, but due to 64Bit Div/Conv
+ lowering we have x87 nodes, so we need to enforce simulation.
+ */
+ if (mode_is_float(mode)) {
+ FP_USED(env->cg);
+ if (fp_unit == fp_x87)
+ FORCE_x87(env->cg);
+ }
+
+ new_op = func(dbgi, irg, block, new_ptr, noreg, new_mem);
+
+ set_ia32_am_support(new_op, ia32_am_Source);
+ set_ia32_op_type(new_op, ia32_AddrModeS);
+ set_ia32_am_flavour(new_op, ia32_am_OB);
+ set_ia32_am_offs_int(new_op, 0);
+ set_ia32_am_scale(new_op, 1);
+ set_ia32_am_sc(new_op, get_ia32_am_sc(node));
+ if (is_ia32_am_sc_sign(node))
+ set_ia32_am_sc_sign(new_op);
+ set_ia32_ls_mode(new_op, get_ia32_ls_mode(node));
+ if (is_ia32_use_frame(node)) {
+ set_ia32_frame_ent(new_op, get_ia32_frame_ent(node));
+ set_ia32_use_frame(new_op);
+ }
+
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+
+ return new_op;
+}
+
+/**
+* Transforms a lowered Store into a "real" one.
+*/
+static ir_node *gen_lowered_Store(ia32_transform_env_t *env, ir_node *node, construct_store_func func, char fp_unit) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *ptr = get_irn_n(node, 0);
+ ir_node *new_ptr = transform_node(env, ptr);
+ ir_node *val = get_irn_n(node, 1);
+ ir_node *new_val = transform_node(env, val);
+ ir_node *mem = get_irn_n(node, 2);
+ ir_node *new_mem = transform_node(env, mem);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_mode *mode = get_ia32_ls_mode(node);
+ ir_node *new_op;
+ long am_offs;
+ ia32_am_flavour_t am_flav = ia32_B;
+
+ /*
+ Could be that we have SSE2 unit, but due to 64Bit Div/Conv
+ lowering we have x87 nodes, so we need to enforce simulation.
+ */
+ if (mode_is_float(mode)) {
+ FP_USED(env->cg);
+ if (fp_unit == fp_x87)
+ FORCE_x87(env->cg);
+ }
+
+ new_op = func(dbgi, irg, block, new_ptr, noreg, new_val, new_mem);
+
+ if ((am_offs = get_ia32_am_offs_int(node)) != 0) {
+ am_flav |= ia32_O;
+ add_ia32_am_offs_int(new_op, am_offs);
+ }
set_ia32_am_support(new_op, ia32_am_Dest);
set_ia32_op_type(new_op, ia32_AddrModeD);
- set_ia32_am_flavour(new_op, ia32_B);
+ set_ia32_am_flavour(new_op, am_flav);
set_ia32_ls_mode(new_op, mode);
+ set_ia32_frame_ent(new_op, get_ia32_frame_ent(node));
+ set_ia32_use_frame(new_op);
- SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env));
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
return new_op;
}
+/**
+ * Transforms an ia32_l_XXX into a "real" XXX node
+ *
+ * @param env The transformation environment
+ * @return the created ia32 XXX node
+ */
+#define GEN_LOWERED_OP(op) \
+ static ir_node *gen_ia32_l_##op(ia32_transform_env_t *env, ir_node *node) {\
+ ir_mode *mode = get_irn_mode(node); \
+ if (mode_is_float(mode)) \
+ FP_USED(env->cg); \
+ return gen_binop(env, node, get_binop_left(node), \
+ get_binop_right(node), new_rd_ia32_##op); \
+ }
+
+#define GEN_LOWERED_x87_OP(op) \
+ static ir_node *gen_ia32_l_##op(ia32_transform_env_t *env, ir_node *node) {\
+ ir_node *new_op; \
+ FORCE_x87(env->cg); \
+ new_op = gen_binop_float(env, node, get_binop_left(node), \
+ get_binop_right(node), new_rd_ia32_##op); \
+ return new_op; \
+ }
+
+#define GEN_LOWERED_UNOP(op) \
+ static ir_node *gen_ia32_l_##op(ia32_transform_env_t *env, ir_node *node) {\
+ return gen_unop(env, node, get_unop_op(node), new_rd_ia32_##op); \
+ }
+
+#define GEN_LOWERED_SHIFT_OP(op) \
+ static ir_node *gen_ia32_l_##op(ia32_transform_env_t *env, ir_node *node) {\
+ return gen_shift_binop(env, node, get_binop_left(node), \
+ get_binop_right(node), new_rd_ia32_##op); \
+ }
+
+#define GEN_LOWERED_LOAD(op, fp_unit) \
+ static ir_node *gen_ia32_l_##op(ia32_transform_env_t *env, ir_node *node) {\
+ return gen_lowered_Load(env, node, new_rd_ia32_##op, fp_unit); \
+ }
+
+#define GEN_LOWERED_STORE(op, fp_unit) \
+ static ir_node *gen_ia32_l_##op(ia32_transform_env_t *env, ir_node *node) {\
+ return gen_lowered_Store(env, node, new_rd_ia32_##op, fp_unit); \
+ }
+
+GEN_LOWERED_OP(Adc)
+GEN_LOWERED_OP(Add)
+GEN_LOWERED_OP(Sbb)
+GEN_LOWERED_OP(Sub)
+GEN_LOWERED_OP(IMul)
+GEN_LOWERED_OP(Xor)
+GEN_LOWERED_x87_OP(vfprem)
+GEN_LOWERED_x87_OP(vfmul)
+GEN_LOWERED_x87_OP(vfsub)
+
+GEN_LOWERED_UNOP(Neg)
+
+GEN_LOWERED_LOAD(vfild, fp_x87)
+GEN_LOWERED_LOAD(Load, fp_none)
+/*GEN_LOWERED_STORE(vfist, fp_x87)
+ *TODO
+ */
+GEN_LOWERED_STORE(Store, fp_none)
+
+static ir_node *gen_ia32_l_vfdiv(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *left = get_binop_left(node);
+ ir_node *new_left = transform_node(env, left);
+ ir_node *right = get_binop_right(node);
+ ir_node *new_right = transform_node(env, right);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *vfdiv;
+
+ vfdiv = new_rd_ia32_vfdiv(dbgi, irg, block, noreg, noreg, new_left, new_right, new_NoMem());
+ clear_ia32_commutative(vfdiv);
+ set_ia32_am_support(vfdiv, ia32_am_Source);
+ fold_immediate(env, vfdiv, 2, 3);
+
+ SET_IA32_ORIG_NODE(vfdiv, ia32_get_old_node_name(env->cg, node));
+
+ FORCE_x87(env->cg);
+
+ return vfdiv;
+}
+
+/**
+ * Transforms a l_MulS into a "real" MulS node.
+ *
+ * @param env The transformation environment
+ * @return the created ia32 Mul node
+ */
+static ir_node *gen_ia32_l_Mul(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *left = get_binop_left(node);
+ ir_node *new_left = transform_node(env, left);
+ ir_node *right = get_binop_right(node);
+ ir_node *new_right = transform_node(env, right);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *in[2];
+
+ /* l_Mul is already a mode_T node, so we create the Mul in the normal way */
+ /* and then skip the result Proj, because all needed Projs are already there. */
+ ir_node *muls = new_rd_ia32_Mul(dbgi, irg, block, noreg, noreg, new_left, new_right, new_NoMem());
+ clear_ia32_commutative(muls);
+ set_ia32_am_support(muls, ia32_am_Source);
+ fold_immediate(env, muls, 2, 3);
+
+ /* check if EAX and EDX proj exist, add missing one */
+ in[0] = new_rd_Proj(dbgi, irg, block, muls, mode_Iu, pn_EAX);
+ in[1] = new_rd_Proj(dbgi, irg, block, muls, mode_Iu, pn_EDX);
+ be_new_Keep(&ia32_reg_classes[CLASS_ia32_gp], irg, block, 2, in);
+
+ SET_IA32_ORIG_NODE(muls, ia32_get_old_node_name(env->cg, node));
+
+ return muls;
+}
+
+GEN_LOWERED_SHIFT_OP(Shl)
+GEN_LOWERED_SHIFT_OP(Shr)
+GEN_LOWERED_SHIFT_OP(Sar)
+
+/**
+ * Transforms a l_ShlD/l_ShrD into a ShlD/ShrD. Those nodes have 3 data inputs:
+ * op1 - target to be shifted
+ * op2 - contains bits to be shifted into target
+ * op3 - shift count
+ * Only op3 can be an immediate.
+ */
+static ir_node *gen_lowered_64bit_shifts(ia32_transform_env_t *env, ir_node *node,
+ ir_node *op1, ir_node *op2,
+ ir_node *count)
+{
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *new_op1 = transform_node(env, op1);
+ ir_node *new_op2 = transform_node(env, op2);
+ ir_node *new_count = transform_node(env, count);
+ ir_node *new_op = NULL;
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *nomem = new_NoMem();
+ ir_node *imm_op;
+ tarval *tv;
+
+ assert(! mode_is_float(get_irn_mode(node)) && "Shift/Rotate with float not supported");
+
+ /* Check if immediate optimization is on and */
+ /* if it's an operation with immediate. */
+ imm_op = (env->cg->opt & IA32_OPT_IMMOPS) ? get_immediate_op(NULL, new_count) : NULL;
+
+ /* Limit imm_op within range imm8 */
+ if (imm_op) {
+ tv = get_ia32_Immop_tarval(imm_op);
+
+ if (tv) {
+ tv = tarval_mod(tv, new_tarval_from_long(32, get_tarval_mode(tv)));
+ set_ia32_Immop_tarval(imm_op, tv);
+ }
+ else {
+ imm_op = NULL;
+ }
+ }
+
+ /* integer operations */
+ if (imm_op) {
+ /* This is ShiftD with const */
+ DB((dbg, LEVEL_1, "ShiftD with immediate ..."));
+
+ if (is_ia32_l_ShlD(node))
+ new_op = new_rd_ia32_ShlD(dbgi, irg, block, noreg, noreg,
+ new_op1, new_op2, noreg, nomem);
+ else
+ new_op = new_rd_ia32_ShrD(dbgi, irg, block, noreg, noreg,
+ new_op1, new_op2, noreg, nomem);
+ copy_ia32_Immop_attr(new_op, imm_op);
+ }
+ else {
+ /* This is a normal ShiftD */
+ DB((dbg, LEVEL_1, "ShiftD binop ..."));
+ if (is_ia32_l_ShlD(node))
+ new_op = new_rd_ia32_ShlD(dbgi, irg, block, noreg, noreg,
+ new_op1, new_op2, new_count, nomem);
+ else
+ new_op = new_rd_ia32_ShrD(dbgi, irg, block, noreg, noreg,
+ new_op1, new_op2, new_count, nomem);
+ }
+
+ /* set AM support */
+ // Matze: node has unsupported format (6inputs)
+ //set_ia32_am_support(new_op, ia32_am_Dest);
+
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(env->cg, node));
+
+ set_ia32_emit_cl(new_op);
+
+ return new_op;
+}
+
+static ir_node *gen_ia32_l_ShlD(ia32_transform_env_t *env, ir_node *node) {
+ return gen_lowered_64bit_shifts(env, node, get_irn_n(node, 0),
+ get_irn_n(node, 1), get_irn_n(node, 2));
+}
+
+static ir_node *gen_ia32_l_ShrD(ia32_transform_env_t *env, ir_node *node) {
+ return gen_lowered_64bit_shifts(env, node, get_irn_n(node, 0),
+ get_irn_n(node, 1), get_irn_n(node, 2));
+}
+
+/**
+ * In case SSE Unit is used, the node is transformed into a vfst + xLoad.
+ */
+static ir_node *gen_ia32_l_X87toSSE(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *val = get_irn_n(node, 1);
+ ir_node *new_val = transform_node(env, val);
+ ia32_code_gen_t *cg = env->cg;
+ ir_node *res = NULL;
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi;
+ ir_node *noreg, *new_ptr, *new_mem;
+ ir_node *ptr, *mem;
+
+ if (USE_SSE2(cg)) {
+ return new_val;
+ }
+
+ mem = get_irn_n(node, 2);
+ new_mem = transform_node(env, mem);
+ ptr = get_irn_n(node, 0);
+ new_ptr = transform_node(env, ptr);
+ noreg = ia32_new_NoReg_gp(cg);
+ dbgi = get_irn_dbg_info(node);
+
+ /* Store x87 -> MEM */
+ res = new_rd_ia32_vfst(dbgi, irg, block, new_ptr, noreg, new_val, new_mem);
+ set_ia32_frame_ent(res, get_ia32_frame_ent(node));
+ set_ia32_use_frame(res);
+ set_ia32_ls_mode(res, get_ia32_ls_mode(node));
+ set_ia32_am_support(res, ia32_am_Dest);
+ set_ia32_am_flavour(res, ia32_B);
+ set_ia32_op_type(res, ia32_AddrModeD);
+
+ /* Load MEM -> SSE */
+ res = new_rd_ia32_xLoad(dbgi, irg, block, new_ptr, noreg, res);
+ set_ia32_frame_ent(res, get_ia32_frame_ent(node));
+ set_ia32_use_frame(res);
+ set_ia32_ls_mode(res, get_ia32_ls_mode(node));
+ set_ia32_am_support(res, ia32_am_Source);
+ set_ia32_am_flavour(res, ia32_B);
+ set_ia32_op_type(res, ia32_AddrModeS);
+ res = new_rd_Proj(dbgi, irg, block, res, mode_xmm, pn_ia32_xLoad_res);
+
+ return res;
+}
+
+/**
+ * In case SSE Unit is used, the node is transformed into a xStore + vfld.
+ */
+static ir_node *gen_ia32_l_SSEtoX87(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *val = get_irn_n(node, 1);
+ ir_node *new_val = transform_node(env, val);
+ ia32_code_gen_t *cg = env->cg;
+ ir_graph *irg = env->irg;
+ ir_node *res = NULL;
+ ir_entity *fent = get_ia32_frame_ent(node);
+ ir_mode *lsmode = get_ia32_ls_mode(node);
+ int offs = 0;
+ ir_node *noreg, *new_ptr, *new_mem;
+ ir_node *ptr, *mem;
+ dbg_info *dbgi;
+
+ if (! USE_SSE2(cg)) {
+ /* SSE unit is not used -> skip this node. */
+ return new_val;
+ }
+
+ ptr = get_irn_n(node, 0);
+ new_ptr = transform_node(env, ptr);
+ mem = get_irn_n(node, 2);
+ new_mem = transform_node(env, mem);
+ noreg = ia32_new_NoReg_gp(cg);
+ dbgi = get_irn_dbg_info(node);
+
+ /* Store SSE -> MEM */
+ if (is_ia32_xLoad(skip_Proj(new_val))) {
+ ir_node *ld = skip_Proj(new_val);
+
+ /* we can vfld the value directly into the fpu */
+ fent = get_ia32_frame_ent(ld);
+ ptr = get_irn_n(ld, 0);
+ offs = get_ia32_am_offs_int(ld);
+ } else {
+ res = new_rd_ia32_xStore(dbgi, irg, block, new_ptr, noreg, new_val, new_mem);
+ set_ia32_frame_ent(res, fent);
+ set_ia32_use_frame(res);
+ set_ia32_ls_mode(res, lsmode);
+ set_ia32_am_support(res, ia32_am_Dest);
+ set_ia32_am_flavour(res, ia32_B);
+ set_ia32_op_type(res, ia32_AddrModeD);
+ mem = res;
+ }
+
+ /* Load MEM -> x87 */
+ res = new_rd_ia32_vfld(dbgi, irg, block, new_ptr, noreg, new_mem);
+ set_ia32_frame_ent(res, fent);
+ set_ia32_use_frame(res);
+ set_ia32_ls_mode(res, lsmode);
+ add_ia32_am_offs_int(res, offs);
+ set_ia32_am_support(res, ia32_am_Source);
+ set_ia32_am_flavour(res, ia32_B);
+ set_ia32_op_type(res, ia32_AddrModeS);
+ res = new_rd_Proj(dbgi, irg, block, res, mode_vfp, pn_ia32_vfld_res);
+
+ return res;
+}
/*********************************************************
* _ _ _
*********************************************************/
/**
- * Transforms a Sub or fSub into Neg--Add iff OUT_REG == SRC2_REG.
- * THIS FUNCTIONS MUST BE CALLED AFTER REGISTER ALLOCATION.
+ * the BAD transformer.
*/
-void ia32_transform_sub_to_neg_add(ir_node *irn, ia32_code_gen_t *cg) {
- ia32_transform_env_t tenv;
- ir_node *in1, *in2, *noreg, *nomem, *res;
- const arch_register_t *in1_reg, *in2_reg, *out_reg, **slots;
+static ir_node *bad_transform(ia32_transform_env_t *env, ir_node *node) {
+ panic("No transform function for %+F available.\n", node);
+ return NULL;
+}
- /* Return if AM node or not a Sub or fSub */
- if (get_ia32_op_type(irn) != ia32_Normal || !(is_ia32_Sub(irn) || is_ia32_fSub(irn)))
- return;
+static ir_node *gen_End(ia32_transform_env_t *env, ir_node *node) {
+ /* end has to be duplicated manually because we need a dynamic in array */
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ int i, arity;
+ ir_node *new_end;
- noreg = ia32_new_NoReg_gp(cg);
- nomem = new_rd_NoMem(cg->irg);
- in1 = get_irn_n(irn, 2);
- in2 = get_irn_n(irn, 3);
- in1_reg = arch_get_irn_register(cg->arch_env, in1);
- in2_reg = arch_get_irn_register(cg->arch_env, in2);
- out_reg = get_ia32_out_reg(irn, 0);
-
- tenv.block = get_nodes_block(irn);
- tenv.dbg = get_irn_dbg_info(irn);
- tenv.irg = cg->irg;
- tenv.irn = irn;
- tenv.mod = cg->mod;
- tenv.mode = get_ia32_res_mode(irn);
- tenv.cg = cg;
-
- /* in case of sub and OUT == SRC2 we can transform the sequence into neg src2 -- add */
- if (REGS_ARE_EQUAL(out_reg, in2_reg)) {
- /* generate the neg src2 */
- res = gen_Minus(&tenv, in2);
- arch_set_irn_register(cg->arch_env, res, in2_reg);
-
- /* add to schedule */
- sched_add_before(irn, res);
-
- /* generate the add */
- if (mode_is_float(tenv.mode)) {
- res = new_rd_ia32_fAdd(tenv.dbg, tenv.irg, tenv.block, noreg, noreg, res, in1, nomem, mode_T);
- set_ia32_am_support(res, ia32_am_Source);
+ new_end = new_ir_node(dbgi, irg, block, op_End, mode_X, -1, NULL);
+ copy_node_attr(node, new_end);
+ duplicate_deps(env, node, new_end);
+
+ set_irg_end(irg, new_end);
+ set_new_node(new_end, new_end);
+
+ /* transform preds */
+ arity = get_irn_arity(node);
+ for (i = 0; i < arity; ++i) {
+ ir_node *in = get_irn_n(node, i);
+ ir_node *new_in = transform_node(env, in);
+
+ add_End_keepalive(new_end, new_in);
+ }
+
+ return new_end;
+}
+
+static ir_node *gen_Block(ia32_transform_env_t *env, ir_node *node) {
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *start_block = env->old_anchors[anchor_start_block];
+ ir_node *block;
+ int i, arity;
+
+ /*
+ * We replace the ProjX from the start node with a jump,
+ * so the startblock has no preds anymore now
+ */
+ if (node == start_block) {
+ return new_rd_Block(dbgi, irg, 0, NULL);
+ }
+
+ /* we use the old blocks for now, because jumps allow cycles in the graph
+ * we have to fix this later */
+ block = new_ir_node(dbgi, irg, NULL, get_irn_op(node), get_irn_mode(node),
+ get_irn_arity(node), get_irn_in(node) + 1);
+ copy_node_attr(node, block);
+
+#ifdef DEBUG_libfirm
+ block->node_nr = node->node_nr;
+#endif
+ set_new_node(node, block);
+
+ /* put the preds in the worklist */
+ arity = get_irn_arity(node);
+ for (i = 0; i < arity; ++i) {
+ ir_node *in = get_irn_n(node, i);
+ pdeq_putr(env->worklist, in);
+ }
+
+ return block;
+}
+
+static ir_node *gen_Proj_be_AddSP(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *pred = get_Proj_pred(node);
+ ir_node *new_pred = transform_node(env, pred);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ long proj = get_Proj_proj(node);
+
+ if (proj == pn_be_AddSP_res) {
+ ir_node *res = new_rd_Proj(dbgi, irg, block, new_pred, mode_Iu, pn_ia32_AddSP_stack);
+ arch_set_irn_register(env->cg->arch_env, res, &ia32_gp_regs[REG_ESP]);
+ return res;
+ } else if (proj == pn_be_AddSP_M) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_AddSP_M);
+ }
+
+ assert(0);
+ return new_rd_Unknown(irg, get_irn_mode(node));
+}
+
+static ir_node *gen_Proj_be_SubSP(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *pred = get_Proj_pred(node);
+ ir_node *new_pred = transform_node(env, pred);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ long proj = get_Proj_proj(node);
+
+ if (proj == pn_be_SubSP_res) {
+ ir_node *res = new_rd_Proj(dbgi, irg, block, new_pred, mode_Iu, pn_ia32_AddSP_stack);
+ arch_set_irn_register(env->cg->arch_env, res, &ia32_gp_regs[REG_ESP]);
+ return res;
+ } else if (proj == pn_be_SubSP_M) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_SubSP_M);
+ }
+
+ assert(0);
+ return new_rd_Unknown(irg, get_irn_mode(node));
+}
+
+static ir_node *gen_Proj_Load(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *pred = get_Proj_pred(node);
+ ir_node *new_pred = transform_node(env, pred);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ long proj = get_Proj_proj(node);
+
+ /* renumber the proj */
+ if (is_ia32_Load(new_pred)) {
+ if (proj == pn_Load_res) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_Iu, pn_ia32_Load_res);
+ } else if (proj == pn_Load_M) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_Load_M);
}
- else {
- res = new_rd_ia32_Add(tenv.dbg, tenv.irg, tenv.block, noreg, noreg, res, in1, nomem, mode_T);
- set_ia32_am_support(res, ia32_am_Full);
+ } else if (is_ia32_xLoad(new_pred)) {
+ if (proj == pn_Load_res) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_xmm, pn_ia32_xLoad_res);
+ } else if (proj == pn_Load_M) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_xLoad_M);
+ }
+ } else if (is_ia32_vfld(new_pred)) {
+ if (proj == pn_Load_res) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_vfp, pn_ia32_vfld_res);
+ } else if (proj == pn_Load_M) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_vfld_M);
+ }
+ }
+
+ assert(0);
+ return new_rd_Unknown(irg, get_irn_mode(node));
+}
+
+static ir_node *gen_Proj_DivMod(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *pred = get_Proj_pred(node);
+ ir_node *new_pred = transform_node(env, pred);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ long proj = get_Proj_proj(node);
+
+ assert(is_ia32_Div(new_pred) || is_ia32_IDiv(new_pred));
+
+ switch (get_irn_opcode(pred)) {
+ case iro_Div:
+ switch (proj) {
+ case pn_Div_M:
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_Div_M);
+ case pn_Div_res:
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_Iu, pn_ia32_Div_div_res);
+ default:
+ break;
+ }
+ break;
+ case iro_Mod:
+ switch (proj) {
+ case pn_Mod_M:
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_Div_M);
+ case pn_Mod_res:
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_Iu, pn_ia32_Div_mod_res);
+ default:
+ break;
+ }
+ break;
+ case iro_DivMod:
+ switch (proj) {
+ case pn_DivMod_M:
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_Div_M);
+ case pn_DivMod_res_div:
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_Iu, pn_ia32_Div_div_res);
+ case pn_DivMod_res_mod:
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_Iu, pn_ia32_Div_mod_res);
+ default:
+ break;
+ }
+ break;
+ default:
+ break;
+ }
+
+ assert(0);
+ return new_rd_Unknown(irg, mode);
+}
+
+static ir_node *gen_Proj_CopyB(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *pred = get_Proj_pred(node);
+ ir_node *new_pred = transform_node(env, pred);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ long proj = get_Proj_proj(node);
+
+ switch(proj) {
+ case pn_CopyB_M_regular:
+ if (is_ia32_CopyB_i(new_pred)) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_CopyB_i_M);
+ } else if (is_ia32_CopyB(new_pred)) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_CopyB_M);
+ }
+ break;
+ default:
+ break;
+ }
+
+ assert(0);
+ return new_rd_Unknown(irg, mode);
+}
+
+static ir_node *gen_Proj_l_vfdiv(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *pred = get_Proj_pred(node);
+ ir_node *new_pred = transform_node(env, pred);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ long proj = get_Proj_proj(node);
+
+ switch (proj) {
+ case pn_ia32_l_vfdiv_M:
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_vfdiv_M);
+ case pn_ia32_l_vfdiv_res:
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_vfp, pn_ia32_vfdiv_res);
+ default:
+ assert(0);
+ }
+
+ return new_rd_Unknown(irg, mode);
+}
+
+static ir_node *gen_Proj_Quot(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *pred = get_Proj_pred(node);
+ ir_node *new_pred = transform_node(env, pred);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ long proj = get_Proj_proj(node);
+
+ switch(proj) {
+ case pn_Quot_M:
+ if (is_ia32_xDiv(new_pred)) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_xDiv_M);
+ } else if (is_ia32_vfdiv(new_pred)) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_M, pn_ia32_vfdiv_M);
+ }
+ break;
+ case pn_Quot_res:
+ if (is_ia32_xDiv(new_pred)) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_xmm, pn_ia32_xDiv_res);
+ } else if (is_ia32_vfdiv(new_pred)) {
+ return new_rd_Proj(dbgi, irg, block, new_pred, mode_vfp, pn_ia32_vfdiv_res);
+ }
+ break;
+ default:
+ break;
+ }
+
+ assert(0);
+ return new_rd_Unknown(irg, mode);
+}
+
+static ir_node *gen_Proj_tls(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = NULL;
+ ir_node *res = new_rd_ia32_LdTls(dbgi, irg, block, mode_Iu);
+
+ return res;
+}
+
+static ir_node *gen_Proj_be_Call(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_node *call = get_Proj_pred(node);
+ ir_node *new_call = transform_node(env, call);
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ long proj = get_Proj_proj(node);
+ ir_mode *mode = get_irn_mode(node);
+ ir_node *sse_load;
+ const arch_register_class_t *cls;
+
+ /* The following is kinda tricky: If we're using SSE, then we have to
+ * move the result value of the call in floating point registers to an
+ * xmm register, we therefore construct a GetST0 -> xLoad sequence
+ * after the call, we have to make sure to correctly make the
+ * MemProj and the result Proj use these 2 nodes
+ */
+ if (proj == pn_be_Call_M_regular) {
+ // get new node for result, are we doing the sse load/store hack?
+ ir_node *call_res = be_get_Proj_for_pn(call, pn_be_Call_first_res);
+ ir_node *call_res_new;
+ ir_node *call_res_pred = NULL;
+
+ if (call_res != NULL) {
+ call_res_new = transform_node(env, call_res);
+ call_res_pred = get_Proj_pred(call_res_new);
+ }
+
+ if (call_res_pred == NULL || be_is_Call(call_res_pred)) {
+ return new_rd_Proj(dbgi, irg, block, new_call, mode_M, pn_be_Call_M_regular);
+ } else {
+ assert(is_ia32_xLoad(call_res_pred));
+ return new_rd_Proj(dbgi, irg, block, call_res_pred, mode_M, pn_ia32_xLoad_M);
+ }
+ }
+ if (proj == pn_be_Call_first_res && mode_is_float(mode) && USE_SSE2(env->cg)) {
+ ir_node *fstp;
+ ir_node *frame = get_irg_frame(irg);
+ ir_node *noreg = ia32_new_NoReg_gp(env->cg);
+ ir_node *p;
+ ir_node *call_mem = be_get_Proj_for_pn(call, pn_be_Call_M_regular);
+ ir_node *keepin[1];
+ const arch_register_class_t *cls;
+
+ /* in case there is no memory output: create one to serialize the copy FPU -> SSE */
+ call_mem = new_rd_Proj(dbgi, irg, block, new_call, mode_M, pn_be_Call_M_regular);
+
+ /* store st(0) onto stack */
+ fstp = new_rd_ia32_GetST0(dbgi, irg, block, frame, noreg, call_mem);
+
+ set_ia32_ls_mode(fstp, mode);
+ set_ia32_op_type(fstp, ia32_AddrModeD);
+ set_ia32_use_frame(fstp);
+ set_ia32_am_flavour(fstp, ia32_am_B);
+ set_ia32_am_support(fstp, ia32_am_Dest);
+
+ /* load into SSE register */
+ sse_load = new_rd_ia32_xLoad(dbgi, irg, block, frame, noreg, fstp);
+ set_ia32_ls_mode(sse_load, mode);
+ set_ia32_op_type(sse_load, ia32_AddrModeS);
+ set_ia32_use_frame(sse_load);
+ set_ia32_am_flavour(sse_load, ia32_am_B);
+ set_ia32_am_support(sse_load, ia32_am_Source);
+
+ sse_load = new_rd_Proj(dbgi, irg, block, sse_load, mode_xmm, pn_ia32_xLoad_res);
+
+ /* now: create new Keep whith all former ins and one additional in - the result Proj */
+
+ /* get a Proj representing a caller save register */
+ p = be_get_Proj_for_pn(call, pn_be_Call_first_res + 1);
+ assert(is_Proj(p) && "Proj expected.");
+
+ /* user of the the proj is the Keep */
+ p = get_edge_src_irn(get_irn_out_edge_first(p));
+ assert(be_is_Keep(p) && "Keep expected.");
+
+ /* keep the result */
+ cls = arch_get_irn_reg_class(env->cg->arch_env, sse_load, -1);
+ keepin[0] = sse_load;
+ be_new_Keep(cls, irg, block, 1, keepin);
+
+ return sse_load;
+ }
+
+ /* transform call modes */
+ if (mode_is_data(mode)) {
+ cls = arch_get_irn_reg_class(env->cg->arch_env, node, -1);
+ mode = cls->mode;
+ }
+
+ return new_rd_Proj(dbgi, irg, block, new_call, mode, proj);
+}
+
+static ir_node *gen_Proj(ia32_transform_env_t *env, ir_node *node) {
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_node *pred = get_Proj_pred(node);
+ long proj = get_Proj_proj(node);
+
+ if (is_Store(pred) || be_is_FrameStore(pred)) {
+ if (proj == pn_Store_M) {
+ return transform_node(env, pred);
+ } else {
+ assert(0);
+ return new_r_Bad(irg);
+ }
+ } else if (is_Load(pred) || be_is_FrameLoad(pred)) {
+ return gen_Proj_Load(env, node);
+ } else if (is_Div(pred) || is_Mod(pred) || is_DivMod(pred)) {
+ return gen_Proj_DivMod(env, node);
+ } else if (is_CopyB(pred)) {
+ return gen_Proj_CopyB(env, node);
+ } else if (is_Quot(pred)) {
+ return gen_Proj_Quot(env, node);
+ } else if (is_ia32_l_vfdiv(pred)) {
+ return gen_Proj_l_vfdiv(env, node);
+ } else if (be_is_SubSP(pred)) {
+ return gen_Proj_be_SubSP(env, node);
+ } else if (be_is_AddSP(pred)) {
+ return gen_Proj_be_AddSP(env, node);
+ } else if (be_is_Call(pred)) {
+ return gen_Proj_be_Call(env, node);
+ } else if (get_irn_op(pred) == op_Start) {
+ if (proj == pn_Start_X_initial_exec) {
+ ir_node *block = get_nodes_block(pred);
+ ir_node *jump;
+
+ /* we exchange the ProjX with a jump */
+ block = transform_node(env, block);
+ jump = new_rd_Jmp(dbgi, irg, block);
+ ir_fprintf(stderr, "created jump: %+F\n", jump);
+ return jump;
+ }
+ if (node == env->old_anchors[anchor_tls]) {
+ return gen_Proj_tls(env, node);
}
+ } else {
+ ir_node *new_pred = transform_node(env, pred);
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_mode *mode = get_irn_mode(node);
+ if (mode_needs_gp_reg(mode)) {
+ return new_r_Proj(irg, block, new_pred, mode_Iu, get_Proj_proj(node));
+ }
+ }
+
+ return duplicate_node(env, node);
+}
+
+/**
+ * Enters all transform functions into the generic pointer
+ */
+static void register_transformers(void) {
+ ir_op *op_Max, *op_Min, *op_Mulh;
+
+ /* first clear the generic function pointer for all ops */
+ clear_irp_opcodes_generic_func();
+
+#define GEN(a) { transform_func *func = gen_##a; op_##a->ops.generic = (op_func) func; }
+#define BAD(a) op_##a->ops.generic = (op_func)bad_transform
+
+ GEN(Add);
+ GEN(Sub);
+ GEN(Mul);
+ GEN(And);
+ GEN(Or);
+ GEN(Eor);
+
+ GEN(Shl);
+ GEN(Shr);
+ GEN(Shrs);
+ GEN(Rot);
+
+ GEN(Quot);
+
+ GEN(Div);
+ GEN(Mod);
+ GEN(DivMod);
+
+ GEN(Minus);
+ GEN(Conv);
+ GEN(Abs);
+ GEN(Not);
+
+ GEN(Load);
+ GEN(Store);
+ GEN(Cond);
+
+ GEN(CopyB);
+ //GEN(Mux);
+ BAD(Mux);
+ GEN(Psi);
+ GEN(Proj);
+ GEN(Phi);
+
+ GEN(Block);
+ GEN(End);
+
+ /* transform ops from intrinsic lowering */
+ GEN(ia32_l_Add);
+ GEN(ia32_l_Adc);
+ GEN(ia32_l_Sub);
+ GEN(ia32_l_Sbb);
+ GEN(ia32_l_Neg);
+ GEN(ia32_l_Mul);
+ GEN(ia32_l_Xor);
+ GEN(ia32_l_IMul);
+ GEN(ia32_l_Shl);
+ GEN(ia32_l_Shr);
+ GEN(ia32_l_Sar);
+ GEN(ia32_l_ShlD);
+ GEN(ia32_l_ShrD);
+ GEN(ia32_l_vfdiv);
+ GEN(ia32_l_vfprem);
+ GEN(ia32_l_vfmul);
+ GEN(ia32_l_vfsub);
+ GEN(ia32_l_vfild);
+ GEN(ia32_l_Load);
+ /* GEN(ia32_l_vfist); TODO */
+ GEN(ia32_l_Store);
+ GEN(ia32_l_X87toSSE);
+ GEN(ia32_l_SSEtoX87);
+
+ GEN(Const);
+ GEN(SymConst);
+
+ /* we should never see these nodes */
+ BAD(Raise);
+ BAD(Sel);
+ BAD(InstOf);
+ BAD(Cast);
+ BAD(Free);
+ BAD(Tuple);
+ BAD(Id);
+ //BAD(Bad);
+ BAD(Confirm);
+ BAD(Filter);
+ BAD(CallBegin);
+ BAD(EndReg);
+ BAD(EndExcept);
+
+ /* handle generic backend nodes */
+ GEN(be_FrameAddr);
+ //GEN(be_Call);
+ GEN(be_Return);
+ GEN(be_FrameLoad);
+ GEN(be_FrameStore);
+ GEN(be_StackParam);
+ GEN(be_AddSP);
+ GEN(be_SubSP);
+
+ /* set the register for all Unknown nodes */
+ GEN(Unknown);
+
+ op_Max = get_op_Max();
+ if (op_Max)
+ GEN(Max);
+ op_Min = get_op_Min();
+ if (op_Min)
+ GEN(Min);
+ op_Mulh = get_op_Mulh();
+ if (op_Mulh)
+ GEN(Mulh);
- SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(&tenv));
- /* copy register */
- slots = get_ia32_slots(res);
- slots[0] = in2_reg;
+#undef GEN
+#undef BAD
+}
- /* add to schedule */
- sched_add_before(irn, res);
+static void duplicate_deps(ia32_transform_env_t *env, ir_node *old_node,
+ ir_node *new_node)
+{
+ int i;
+ int deps = get_irn_deps(old_node);
- /* remove the old sub */
- sched_remove(irn);
+ for (i = 0; i < deps; ++i) {
+ ir_node *dep = get_irn_dep(old_node, i);
+ ir_node *new_dep = transform_node(env, dep);
- /* exchange the add and the sub */
- exchange(irn, res);
+ add_irn_dep(new_node, new_dep);
}
}
+static ir_node *duplicate_node(ia32_transform_env_t *env, ir_node *node)
+{
+ ir_node *block = transform_node(env, get_nodes_block(node));
+ ir_graph *irg = env->irg;
+ dbg_info *dbgi = get_irn_dbg_info(node);
+ ir_mode *mode = get_irn_mode(node);
+ ir_op *op = get_irn_op(node);
+ ir_node *new_node;
+ int i, arity;
+
+ arity = get_irn_arity(node);
+ if (op->opar == oparity_dynamic) {
+ new_node = new_ir_node(dbgi, irg, block, op, mode, -1, NULL);
+ for (i = 0; i < arity; ++i) {
+ ir_node *in = get_irn_n(node, i);
+ in = transform_node(env, in);
+ add_irn_n(new_node, in);
+ }
+ } else {
+ ir_node **ins = alloca(arity * sizeof(ins[0]));
+ for (i = 0; i < arity; ++i) {
+ ir_node *in = get_irn_n(node, i);
+ ins[i] = transform_node(env, in);
+ }
+
+ new_node = new_ir_node(dbgi, irg, block, op, mode, arity, ins);
+ }
+
+ copy_node_attr(node, new_node);
+ duplicate_deps(env, node, new_node);
+
+#ifdef DEBUG_libfirm
+ new_node->node_nr = node->node_nr;
+#endif
+
+ return new_node;
+}
+
/**
- * Transforms a LEA into an Add if possible
- * THIS FUNCTIONS MUST BE CALLED AFTER REGISTER ALLOCATION.
+ * Calls transformation function for given node and marks it visited.
*/
-void ia32_transform_lea_to_add(ir_node *irn, ia32_code_gen_t *cg) {
- ia32_am_flavour_t am_flav;
- int imm = 0;
- ir_node *res = NULL;
- ir_node *nomem, *noreg, *base, *index, *op1, *op2;
- char *offs;
- ia32_transform_env_t tenv;
- const arch_register_t *out_reg, *base_reg, *index_reg;
+static ir_node *transform_node(ia32_transform_env_t *env, ir_node *node) {
+ ir_node *new_node;
+ ir_op *op = get_irn_op(node);
- /* must be a LEA */
- if (! is_ia32_Lea(irn))
- return;
+ if (irn_visited(node)) {
+ assert(get_new_node(node) != NULL);
+ return get_new_node(node);
+ }
- am_flav = get_ia32_am_flavour(irn);
+ mark_irn_visited(node);
+ DEBUG_ONLY(set_new_node(node, NULL));
- /* only some LEAs can be transformed to an Add */
- if (am_flav != ia32_am_B && am_flav != ia32_am_OB && am_flav != ia32_am_OI && am_flav != ia32_am_BI)
+ if (op->ops.generic) {
+ transform_func *transform = (transform_func *)op->ops.generic;
+
+ new_node = (*transform)(env, node);
+ assert(new_node != NULL);
+ } else {
+ new_node = duplicate_node(env, node);
+ }
+ DB((dbg, LEVEL_4, "%+F -> %+F\n", node, new_node));
+
+ set_new_node(node, new_node);
+ mark_irn_visited(new_node);
+ hook_dead_node_elim_subst(current_ir_graph, node, new_node);
+ return new_node;
+}
+
+/**
+ * Rewire nodes which are potential loops (like Phis) to avoid endless loops.
+ */
+static void fix_loops(ia32_transform_env_t *env, ir_node *node) {
+ int i, arity;
+
+ if (irn_visited(node))
return;
- noreg = ia32_new_NoReg_gp(cg);
- nomem = new_rd_NoMem(cg->irg);
- op1 = noreg;
- op2 = noreg;
- base = get_irn_n(irn, 0);
- index = get_irn_n(irn,1);
-
- offs = get_ia32_am_offs(irn);
-
- /* offset has a explicit sign -> we need to skip + */
- if (offs && offs[0] == '+')
- offs++;
-
- out_reg = arch_get_irn_register(cg->arch_env, irn);
- base_reg = arch_get_irn_register(cg->arch_env, base);
- index_reg = arch_get_irn_register(cg->arch_env, index);
-
- tenv.block = get_nodes_block(irn);
- tenv.dbg = get_irn_dbg_info(irn);
- tenv.irg = cg->irg;
- tenv.irn = irn;
- tenv.mod = cg->mod;
- tenv.mode = get_irn_mode(irn);
- tenv.cg = cg;
-
- switch(get_ia32_am_flavour(irn)) {
- case ia32_am_B:
- /* out register must be same as base register */
- if (! REGS_ARE_EQUAL(out_reg, base_reg))
- return;
-
- op1 = base;
- break;
- case ia32_am_OB:
- /* out register must be same as base register */
- if (! REGS_ARE_EQUAL(out_reg, base_reg))
- return;
+ mark_irn_visited(node);
- op1 = base;
- imm = 1;
- break;
- case ia32_am_OI:
- /* out register must be same as index register */
- if (! REGS_ARE_EQUAL(out_reg, index_reg))
- return;
+ assert(node_is_in_irgs_storage(env->irg, node));
- op1 = index;
- imm = 1;
- break;
- case ia32_am_BI:
- /* out register must be same as one in register */
- if (REGS_ARE_EQUAL(out_reg, base_reg)) {
- op1 = base;
- op2 = index;
- }
- else if (REGS_ARE_EQUAL(out_reg, index_reg)) {
- op1 = index;
- op2 = base;
- }
- else {
- /* in registers a different from out -> no Add possible */
- return;
- }
- default:
- break;
+ if (! is_Block(node)) {
+ ir_node *block = get_nodes_block(node);
+ ir_node *new_block = (ir_node *)get_irn_link(block);
+
+ if (new_block != NULL) {
+ set_nodes_block(node, new_block);
+ block = new_block;
+ }
+
+ fix_loops(env, block);
}
- res = new_rd_ia32_Add(tenv.dbg, tenv.irg, tenv.block, noreg, noreg, op1, op2, nomem, mode_T);
- arch_set_irn_register(cg->arch_env, res, out_reg);
- set_ia32_op_type(res, ia32_Normal);
+ arity = get_irn_arity(node);
+ for (i = 0; i < arity; ++i) {
+ ir_node *in = get_irn_n(node, i);
+ ir_node *nw = (ir_node *)get_irn_link(in);
- if (imm) {
- set_ia32_cnst(res, offs);
- set_ia32_immop_type(res, ia32_ImmConst);
+ if (nw != NULL && nw != in) {
+ set_irn_n(node, i, nw);
+ in = nw;
+ }
+
+ fix_loops(env, in);
}
- SET_IA32_ORIG_NODE(res, ia32_get_old_node_name(&tenv));
+ arity = get_irn_deps(node);
+ for (i = 0; i < arity; ++i) {
+ ir_node *in = get_irn_dep(node, i);
+ ir_node *nw = (ir_node *)get_irn_link(in);
- /* add Add to schedule */
- sched_add_before(irn, res);
+ if (nw != NULL && nw != in) {
+ set_irn_dep(node, i, nw);
+ in = nw;
+ }
- res = new_rd_Proj(tenv.dbg, tenv.irg, tenv.block, res, tenv.mode, 0);
+ fix_loops(env, in);
+ }
+}
- /* add result Proj to schedule */
- sched_add_before(irn, res);
+static void pre_transform_node(ir_node **place, ia32_transform_env_t *env)
+{
+ if (*place == NULL)
+ return;
- /* remove the old LEA */
- sched_remove(irn);
+ *place = transform_node(env, *place);
+}
+
+/**
+ * Transforms all nodes. Deletes the old obstack and creates a new one.
+ */
+static void transform_nodes(ia32_code_gen_t *cg) {
+ int i;
+ ir_graph *irg = cg->irg;
+ ir_node *old_end;
+ ia32_transform_env_t env;
+
+ hook_dead_node_elim(irg, 1);
+
+ inc_irg_visited(irg);
+
+ env.irg = irg;
+ env.cg = cg;
+ env.visited = get_irg_visited(irg);
+ env.worklist = new_pdeq();
+ env.old_anchors = alloca(anchor_max * sizeof(env.old_anchors[0]));
+
+ old_end = get_irg_end(irg);
+
+ /* put all anchor nodes in the worklist */
+ for (i = 0; i < anchor_max; ++i) {
+ ir_node *anchor = irg->anchors[i];
+
+ if (anchor == NULL)
+ continue;
+ pdeq_putr(env.worklist, anchor);
+
+ /* remember anchor */
+ env.old_anchors[i] = anchor;
+ /* and set it to NULL to make sure we don't accidently use it */
+ irg->anchors[i] = NULL;
+ }
+
+ /* pre transform some anchors (so they are available in the other transform
+ * functions) */
+ set_irg_bad(irg, transform_node(&env, env.old_anchors[anchor_bad]));
+ set_irg_no_mem(irg, transform_node(&env, env.old_anchors[anchor_no_mem]));
+ set_irg_start_block(irg, transform_node(&env, env.old_anchors[anchor_start_block]));
+ set_irg_start(irg, transform_node(&env, env.old_anchors[anchor_start]));
+ set_irg_frame(irg, transform_node(&env, env.old_anchors[anchor_frame]));
+
+ pre_transform_node(&cg->unknown_gp, &env);
+ pre_transform_node(&cg->unknown_vfp, &env);
+ pre_transform_node(&cg->unknown_xmm, &env);
+ pre_transform_node(&cg->noreg_gp, &env);
+ pre_transform_node(&cg->noreg_vfp, &env);
+ pre_transform_node(&cg->noreg_xmm, &env);
+
+ /* process worklist (this should transform all nodes in the graph) */
+ while (! pdeq_empty(env.worklist)) {
+ ir_node *node = pdeq_getl(env.worklist);
+ transform_node(&env, node);
+ }
+
+ /* fix loops and set new anchors*/
+ inc_irg_visited(irg);
+ for (i = 0; i < anchor_max; ++i) {
+ ir_node *anchor = env.old_anchors[i];
+
+ if (anchor == NULL)
+ continue;
+
+ anchor = get_irn_link(anchor);
+ fix_loops(&env, anchor);
+ assert(irg->anchors[i] == NULL || irg->anchors[i] == anchor);
+ irg->anchors[i] = anchor;
+ }
+
+ del_pdeq(env.worklist);
+ free_End(old_end);
+ hook_dead_node_elim(irg, 0);
+}
- /* exchange the Add and the LEA */
- exchange(irn, res);
+void ia32_transform_graph(ia32_code_gen_t *cg)
+{
+ ir_graph *irg = cg->irg;
+ be_irg_t *birg = cg->birg;
+ ir_graph *old_current_ir_graph = current_ir_graph;
+ int old_interprocedural_view = get_interprocedural_view();
+ struct obstack *old_obst = NULL;
+ struct obstack *new_obst = NULL;
+
+ current_ir_graph = irg;
+ set_interprocedural_view(0);
+ register_transformers();
+
+ /* most analysis info is wrong after transformation */
+ free_callee_info(irg);
+ free_irg_outs(irg);
+ irg->outs_state = outs_none;
+ free_trouts();
+ free_loop_information(irg);
+ set_irg_doms_inconsistent(irg);
+ be_invalidate_liveness(birg);
+ be_invalidate_dom_front(birg);
+
+ /* create a new obstack */
+ old_obst = irg->obst;
+ new_obst = xmalloc(sizeof(*new_obst));
+ obstack_init(new_obst);
+ irg->obst = new_obst;
+ irg->last_node_idx = 0;
+
+ /* create new value table for CSE */
+ del_identities(irg->value_table);
+ irg->value_table = new_identities();
+
+ /* do the main transformation */
+ transform_nodes(cg);
+
+ /* we don't want the globals anchor anymore */
+ set_irg_globals(irg, new_r_Bad(irg));
+
+ /* free the old obstack */
+ obstack_free(old_obst, 0);
+ xfree(old_obst);
+
+ /* restore state */
+ current_ir_graph = old_current_ir_graph;
+ set_interprocedural_view(old_interprocedural_view);
+
+ /* recalculate edges */
+ edges_deactivate(irg);
+ edges_activate(irg);
}
/**
- * Transforms the given firm node (and maybe some other related nodes)
- * into one or more assembler nodes.
- *
- * @param node the firm node
- * @param env the debug module
+ * Transforms a psi condition.
*/
-void ia32_transform_node(ir_node *node, void *env) {
- ia32_code_gen_t *cgenv = (ia32_code_gen_t *)env;
- opcode code;
- ir_node *asm_node = NULL;
- ia32_transform_env_t tenv;
+static void transform_psi_cond(ir_node *cond, ir_mode *mode, ia32_code_gen_t *cg) {
+ int i;
- if (is_Block(node))
+ /* if the mode is target mode, we have already seen this part of the tree */
+ if (get_irn_mode(cond) == mode)
return;
- tenv.block = get_nodes_block(node);
- tenv.dbg = get_irn_dbg_info(node);
- tenv.irg = current_ir_graph;
- tenv.irn = node;
- tenv.mod = cgenv->mod;
- tenv.mode = get_irn_mode(node);
- tenv.cg = cgenv;
-
-#define UNOP(a) case iro_##a: asm_node = gen_##a(&tenv, get_##a##_op(node)); break
-#define BINOP(a) case iro_##a: asm_node = gen_##a(&tenv, get_##a##_left(node), get_##a##_right(node)); break
-#define GEN(a) case iro_##a: asm_node = gen_##a(&tenv); break
-#define IGN(a) case iro_##a: break
-#define BAD(a) case iro_##a: goto bad
-#define OTHER_BIN(a) \
- if (get_irn_op(node) == get_op_##a()) { \
- asm_node = gen_##a(&tenv, get_irn_n(node, 0), get_irn_n(node, 1)); \
- break; \
- }
-#define BE_GEN(a) \
- if (be_is_##a(node)) { \
- asm_node = gen_##a(&tenv); \
- break; \
- }
-
- DBG((tenv.mod, LEVEL_1, "check %+F ... ", node));
-
- code = get_irn_opcode(node);
- switch (code) {
- BINOP(Add);
- BINOP(Sub);
- BINOP(Mul);
- BINOP(And);
- BINOP(Or);
- BINOP(Eor);
-
- BINOP(Shl);
- BINOP(Shr);
- BINOP(Shrs);
- BINOP(Rot);
-
- BINOP(Quot);
-
- BINOP(Div);
- BINOP(Mod);
- BINOP(DivMod);
-
- UNOP(Minus);
- UNOP(Conv);
- UNOP(Abs);
- UNOP(Not);
-
- GEN(Load);
- GEN(Store);
- GEN(Cond);
-
- GEN(CopyB);
- GEN(Mux);
-
- IGN(Call);
- IGN(Alloc);
-
- IGN(Proj);
- IGN(Block);
- IGN(Start);
- IGN(End);
- IGN(NoMem);
- IGN(Phi);
- IGN(IJmp);
- IGN(Break);
- IGN(Cmp);
- IGN(Unknown);
-
- /* constant transformation happens earlier */
- IGN(Const);
- IGN(SymConst);
- IGN(Sync);
-
- BAD(Raise);
- BAD(Sel);
- BAD(InstOf);
- BAD(Cast);
- BAD(Free);
- BAD(Tuple);
- BAD(Id);
- BAD(Bad);
- BAD(Confirm);
- BAD(Filter);
- BAD(CallBegin);
- BAD(EndReg);
- BAD(EndExcept);
+ assert(get_irn_mode(cond) == mode_b && "logical operator for condition must be mode_b");
+
+ set_irn_mode(cond, mode);
+
+ for (i = get_irn_arity(cond) - 1; i >= 0; i--) {
+ ir_node *in = get_irn_n(cond, i);
+
+ /* if in is a compare: transform into Set/xCmp */
+ if (is_Proj(in)) {
+ ir_node *new_op = NULL;
+ ir_node *cmp = get_Proj_pred(in);
+ ir_node *cmp_a = get_Cmp_left(cmp);
+ ir_node *cmp_b = get_Cmp_right(cmp);
+ dbg_info *dbgi = get_irn_dbg_info(cmp);
+ ir_graph *irg = get_irn_irg(cmp);
+ ir_node *block = get_nodes_block(cmp);
+ ir_node *noreg = ia32_new_NoReg_gp(cg);
+ ir_node *nomem = new_rd_NoMem(irg);
+ int pnc = get_Proj_proj(in);
+
+ /* this is a compare */
+ if (mode_is_float(mode)) {
+ /* Psi is float, we need a floating point compare */
+
+ if (USE_SSE2(cg)) {
+ ir_mode *m = get_irn_mode(cmp_a);
+ /* SSE FPU */
+ if (! mode_is_float(m)) {
+ cmp_a = gen_sse_conv_int2float(cg, dbgi, irg, block, cmp_a, cmp_a, mode);
+ cmp_b = gen_sse_conv_int2float(cg, dbgi, irg, block, cmp_b, cmp_b, mode);
+ } else if (m == mode_F) {
+ /* we convert cmp values always to double, to get correct bitmask with cmpsd */
+ cmp_a = gen_sse_conv_f2d(cg, dbgi, irg, block, cmp_a, cmp_a);
+ cmp_b = gen_sse_conv_f2d(cg, dbgi, irg, block, cmp_b, cmp_b);
+ }
- default:
- OTHER_BIN(Max);
- OTHER_BIN(Min);
- OTHER_BIN(Mulh);
-
- BE_GEN(FrameAddr);
- BE_GEN(FrameLoad);
- BE_GEN(FrameStore);
- BE_GEN(StackParam);
- break;
-bad:
- fprintf(stderr, "Not implemented: %s\n", get_irn_opname(node));
- assert(0);
+ new_op = new_rd_ia32_xCmp(dbgi, irg, block, noreg, noreg, cmp_a, cmp_b, nomem);
+ set_ia32_pncode(new_op, pnc);
+ SET_IA32_ORIG_NODE(new_op, ia32_get_old_node_name(cg, cmp));
+ } else {
+ /* x87 FPU */
+ assert(0);
+ }
+ } else {
+ /* integer Psi */
+ construct_binop_func *set_func = NULL;
+
+ if (mode_is_float(get_irn_mode(cmp_a))) {
+ /* 1st case: compare operands are floats */
+ FP_USED(cg);
+
+ if (USE_SSE2(cg)) {
+ /* SSE FPU */
+ set_func = new_rd_ia32_xCmpSet;
+ } else {
+ /* x87 FPU */
+ set_func = new_rd_ia32_vfCmpSet;
+ }
+
+ pnc &= 7; /* fp compare -> int compare */
+ } else {
+ /* 2nd case: compare operand are integer too */
+ set_func = new_rd_ia32_CmpSet;
+ }
+
+ new_op = set_func(dbgi, irg, block, noreg, noreg, cmp_a, cmp_b, nomem);
+ if (! mode_is_signed(mode))
+ pnc |= ia32_pn_Cmp_Unsigned;
+
+ set_ia32_pncode(new_op, pnc);
+ set_ia32_am_support(new_op, ia32_am_Source);
+ }
+
+ /* the the new compare as in */
+ set_irn_n(cond, i, new_op);
+ } else {
+ /* another complex condition */
+ transform_psi_cond(in, mode, cg);
+ }
}
+}
+
+/**
+ * The Psi selector can be a tree of compares combined with "And"s and "Or"s.
+ * We create a Set node, respectively a xCmp in case the Psi is a float, for
+ * each compare, which causes the compare result to be stored in a register. The
+ * "And"s and "Or"s are transformed later, we just have to set their mode right.
+ */
+void ia32_transform_psi_cond_tree(ir_node *node, void *env) {
+ ia32_code_gen_t *cg = env;
+ ir_node *psi_sel, *new_cmp, *block;
+ ir_graph *irg;
+ ir_mode *mode;
+
+ /* check for Psi */
+ if (get_irn_opcode(node) != iro_Psi)
+ return;
+
+ psi_sel = get_Psi_cond(node, 0);
- /* exchange nodes if a new one was generated */
- if (asm_node) {
- exchange(node, asm_node);
- DB((tenv.mod, LEVEL_1, "created node %+F[%p]\n", asm_node, asm_node));
+ /* if psi_cond is a cmp: do nothing, this case is covered by gen_Psi */
+ if (is_Proj(psi_sel)) {
+ assert(is_Cmp(get_Proj_pred(psi_sel)));
+ return;
}
- else {
- DB((tenv.mod, LEVEL_1, "ignored\n"));
+
+ //mode = get_irn_mode(node);
+ // TODO probably wrong...
+ mode = mode_Iu;
+
+ transform_psi_cond(psi_sel, mode, cg);
+
+ irg = get_irn_irg(node);
+ block = get_nodes_block(node);
+
+ /* we need to compare the evaluated condition tree with 0 */
+ mode = get_irn_mode(node);
+ if (mode_is_float(mode)) {
+ /* BEWARE: new_r_Const_long works for floating point as well */
+ ir_node *zero = new_r_Const_long(irg, block, mode, 0);
+
+ psi_sel = gen_sse_conv_int2float(cg, NULL, irg, block, psi_sel, NULL, mode);
+ new_cmp = new_r_Cmp(irg, block, psi_sel, zero);
+ new_cmp = new_r_Proj(irg, block, new_cmp, mode_b, pn_Cmp_Ne);
+ } else {
+ ir_node *zero = new_r_Const_long(irg, block, mode_Iu, 0);
+ new_cmp = new_r_Cmp(irg, block, psi_sel, zero);
+ new_cmp = new_r_Proj(irg, block, new_cmp, mode_b, pn_Cmp_Gt | pn_Cmp_Lt);
}
-#undef UNOP
-#undef BINOP
-#undef GEN
-#undef IGN
-#undef BAD
-#undef OTHER_BIN
-#undef BE_GEN
+ set_Psi_cond(node, 0, new_cmp);
+}
+
+void ia32_init_transform(void)
+{
+ FIRM_DBG_REGISTER(dbg, "firm.be.ia32.transform");
}