projects
/
libfirm
/ blobdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
|
commitdiff
|
tree
raw
|
inline
| side by side
Indentation.
[libfirm]
/
ir
/
be
/
ia32
/
ia32_spec.pl
diff --git
a/ir/be/ia32/ia32_spec.pl
b/ir/be/ia32/ia32_spec.pl
index
11c9064
..
121aa27
100644
(file)
--- a/
ir/be/ia32/ia32_spec.pl
+++ b/
ir/be/ia32/ia32_spec.pl
@@
-28,10
+28,15
@@
$arch = "ia32";
# comment => "any comment for constructor",
# reg_req => { in => [ "reg_class|register" ], out => [ "reg_class|register|in_rX" ] },
# cmp_attr => "c source code for comparing node attributes",
# comment => "any comment for constructor",
# reg_req => { in => [ "reg_class|register" ], out => [ "reg_class|register|in_rX" ] },
# cmp_attr => "c source code for comparing node attributes",
+# outs => { "out1", "out2" } # optional, creates pn_op_out1, ... consts
+# ins => { "in1", "in2" } # optional, creates n_op_in1, ... consts
+# mode => "mode_Iu" # optional, predefines the mode
# emit => "emit code with templates",
# emit => "emit code with templates",
-# attr => "attitional attribute arguments for constructor"
-# init_attr => "emit attribute initialization template"
-# rd_constructor => "c source code which constructs an ir_node"
+# attr => "attitional attribute arguments for constructor",
+# init_attr => "emit attribute initialization template",
+# rd_constructor => "c source code which constructs an ir_node",
+# hash_func => "name of the hash function for this operation",
+# latency => "latency of this operation (can be float)"
# attr_type => "name of the attribute struct",
# },
#
# attr_type => "name of the attribute struct",
# },
#
@@
-51,6
+56,8
@@
$arch = "ia32";
# H irop_flag_highlevel
# c irop_flag_constlike
# K irop_flag_keep
# H irop_flag_highlevel
# c irop_flag_constlike
# K irop_flag_keep
+# NB irop_flag_dump_noblock
+# NI irop_flag_dump_noinput
#
# irn_flags: special node flags, OPTIONAL (default is 0)
# following irn_flags are supported:
#
# irn_flags: special node flags, OPTIONAL (default is 0)
# following irn_flags are supported:
@@
-212,9
+219,8
@@
$arch = "ia32";
XXM => "${arch}_emit_xmm_mode_suffix(node);",
XSD => "${arch}_emit_xmm_mode_suffix_s(node);",
AM => "${arch}_emit_am(node);",
XXM => "${arch}_emit_xmm_mode_suffix(node);",
XSD => "${arch}_emit_xmm_mode_suffix_s(node);",
AM => "${arch}_emit_am(node);",
- unop3 => "${arch}_emit_unop(node, 3);",
- unop4 => "${arch}_emit_unop(node, 4);",
- unop5 => "${arch}_emit_unop(node, 5);",
+ unop3 => "${arch}_emit_unop(node, n_ia32_unary_op);",
+ unop4 => "${arch}_emit_unop(node, n_ia32_binary_right);",
binop => "${arch}_emit_binop(node);",
x87_binop => "${arch}_emit_x87_binop(node);",
CMP0 => "${arch}_emit_cmp_suffix_node(node, 0);",
binop => "${arch}_emit_binop(node);",
x87_binop => "${arch}_emit_x87_binop(node);",
CMP0 => "${arch}_emit_cmp_suffix_node(node, 0);",
@@
-269,32
+275,33
@@
sub ia32_custom_init_attr {
$custom_init_attr_func = \&ia32_custom_init_attr;
%init_attr = (
$custom_init_attr_func = \&ia32_custom_init_attr;
%init_attr = (
- ia32_attr_t => "\tinit_ia32_attributes(res, flags, in_reqs, out_reqs, exec_units, n_res);",
- ia32_x87_attr_t =>
- "\tinit_ia32_attributes(res, flags, in_reqs, out_reqs, exec_units, n_res);\n".
- "\tinit_ia32_x87_attributes(res);",
ia32_asm_attr_t =>
"\tinit_ia32_attributes(res, flags, in_reqs, out_reqs, exec_units, n_res);\n".
"\tinit_ia32_x87_attributes(res);".
"\tinit_ia32_asm_attributes(res);",
ia32_asm_attr_t =>
"\tinit_ia32_attributes(res, flags, in_reqs, out_reqs, exec_units, n_res);\n".
"\tinit_ia32_x87_attributes(res);".
"\tinit_ia32_asm_attributes(res);",
- ia32_immediate_attr_t =>
+ ia32_attr_t =>
+ "\tinit_ia32_attributes(res, flags, in_reqs, out_reqs, exec_units, n_res);",
+ ia32_condcode_attr_t =>
"\tinit_ia32_attributes(res, flags, in_reqs, out_reqs, exec_units, n_res);\n".
"\tinit_ia32_attributes(res, flags, in_reqs, out_reqs, exec_units, n_res);\n".
- "\tinit_ia32_
immediate_attributes(res, symconst, symconst_sign, offset
);",
+ "\tinit_ia32_
condcode_attributes(res, pnc
);",
ia32_copyb_attr_t =>
"\tinit_ia32_attributes(res, flags, in_reqs, out_reqs, exec_units, n_res);\n".
"\tinit_ia32_copyb_attributes(res, size);",
ia32_copyb_attr_t =>
"\tinit_ia32_attributes(res, flags, in_reqs, out_reqs, exec_units, n_res);\n".
"\tinit_ia32_copyb_attributes(res, size);",
- ia32_
condcod
e_attr_t =>
+ ia32_
immediat
e_attr_t =>
"\tinit_ia32_attributes(res, flags, in_reqs, out_reqs, exec_units, n_res);\n".
"\tinit_ia32_attributes(res, flags, in_reqs, out_reqs, exec_units, n_res);\n".
- "\tinit_ia32_condcode_attributes(res, pnc);",
+ "\tinit_ia32_immediate_attributes(res, symconst, symconst_sign, offset);",
+ ia32_x87_attr_t =>
+ "\tinit_ia32_attributes(res, flags, in_reqs, out_reqs, exec_units, n_res);\n".
+ "\tinit_ia32_x87_attributes(res);",
);
%compare_attr = (
);
%compare_attr = (
- ia32_attr_t => "ia32_compare_nodes_attr",
- ia32_x87_attr_t => "ia32_compare_x87_attr",
ia32_asm_attr_t => "ia32_compare_asm_attr",
ia32_asm_attr_t => "ia32_compare_asm_attr",
- ia32_immediate_attr_t => "ia32_compare_immediate_attr",
- ia32_copyb_attr_t => "ia32_compare_copyb_attr",
+ ia32_attr_t => "ia32_compare_nodes_attr",
ia32_condcode_attr_t => "ia32_compare_condcode_attr",
ia32_condcode_attr_t => "ia32_compare_condcode_attr",
+ ia32_copyb_attr_t => "ia32_compare_copyb_attr",
+ ia32_immediate_attr_t => "ia32_compare_immediate_attr",
+ ia32_x87_attr_t => "ia32_compare_x87_attr",
);
%operands = (
);
%operands = (
@@
-317,6
+324,7
@@
Immediate => {
reg_req => { out => [ "gp_NOREG" ] },
attr => "ir_entity *symconst, int symconst_sign, long offset",
attr_type => "ia32_immediate_attr_t",
reg_req => { out => [ "gp_NOREG" ] },
attr => "ir_entity *symconst, int symconst_sign, long offset",
attr_type => "ia32_immediate_attr_t",
+ hash_func => "ia32_hash_Immediate",
latency => 0,
mode => $mode_gp,
},
latency => 0,
mode => $mode_gp,
},
@@
-333,6
+341,7
@@
Asm => {
modified_flags => 1,
},
modified_flags => 1,
},
+# "allocates" a free register
ProduceVal => {
op_flags => "c",
irn_flags => "R",
ProduceVal => {
op_flags => "c",
irn_flags => "R",
@@
-423,11
+432,11
@@
l_Adc => {
Mul => {
# we should not rematrialize this node. It produces 2 results and has
Mul => {
# we should not rematrialize this node. It produces 2 results and has
- # very strict constrains
+ # very strict constrain
t
s
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "eax", "gp" ],
out => [ "eax", "edx", "none" ] },
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "eax", "gp" ],
out => [ "eax", "edx", "none" ] },
- ins => [ "base", "index", "mem", "
val_high", "val_low
" ],
+ ins => [ "base", "index", "mem", "
left", "right
" ],
emit => '. mul%M %unop4',
outs => [ "res_low", "res_high", "M" ],
am => "source,binary",
emit => '. mul%M %unop4',
outs => [ "res_low", "res_high", "M" ],
am => "source,binary",
@@
-438,7
+447,7
@@
Mul => {
l_Mul => {
# we should not rematrialize this node. It produces 2 results and has
l_Mul => {
# we should not rematrialize this node. It produces 2 results and has
- # very strict constrains
+ # very strict constrain
t
s
op_flags => "C",
cmp_attr => "return 1;",
outs => [ "EAX", "EDX", "M" ],
op_flags => "C",
cmp_attr => "return 1;",
outs => [ "EAX", "EDX", "M" ],
@@
-466,7
+475,7
@@
IMul1OP => {
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "eax", "gp" ],
out => [ "eax", "edx", "none" ] },
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "eax", "gp" ],
out => [ "eax", "edx", "none" ] },
- ins => [ "base", "index", "mem", "
val_high", "val_low
" ],
+ ins => [ "base", "index", "mem", "
left", "right
" ],
emit => '. imul%M %unop4',
outs => [ "res_low", "res_high", "M" ],
am => "source,binary",
emit => '. imul%M %unop4',
outs => [ "res_low", "res_high", "M" ],
am => "source,binary",
@@
-607,7
+616,7
@@
Sub => {
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "gp", "gp" ],
out => [ "in_r4", "flags", "none" ] },
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "gp", "gp" ],
out => [ "in_r4", "flags", "none" ] },
- ins => [ "base", "index", "mem", "
left", "right
" ],
+ ins => [ "base", "index", "mem", "
minuend", "subtrahend
" ],
outs => [ "res", "flags", "M" ],
am => "source,binary",
emit => '. sub%M %binop',
outs => [ "res", "flags", "M" ],
am => "source,binary",
emit => '. sub%M %binop',
@@
-621,7
+630,7
@@
SubMem => {
irn_flags => "R",
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "gp" ], out => [ "none" ] },
irn_flags => "R",
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "gp" ], out => [ "none" ] },
- ins => [ "base", "index", "mem", "
val
" ],
+ ins => [ "base", "index", "mem", "
subtrahend
" ],
emit => '. sub%M %SI3, %AM',
units => [ "GP" ],
latency => 1,
emit => '. sub%M %SI3, %AM',
units => [ "GP" ],
latency => 1,
@@
-633,7
+642,7
@@
SubMem8Bit => {
irn_flags => "R",
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "eax ebx ecx edx" ], out => [ "none" ] },
irn_flags => "R",
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "eax ebx ecx edx" ], out => [ "none" ] },
- ins => [ "base", "index", "mem", "
val
" ],
+ ins => [ "base", "index", "mem", "
subtrahend
" ],
emit => '. sub%M %SB3, %AM',
units => [ "GP" ],
latency => 1,
emit => '. sub%M %SB3, %AM',
units => [ "GP" ],
latency => 1,
@@
-645,7
+654,7
@@
Sbb => {
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "gp", "gp", "flags" ],
out => [ "in_r4 !in_r5", "flags", "none" ] },
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "gp", "gp", "flags" ],
out => [ "in_r4 !in_r5", "flags", "none" ] },
- ins => [ "base", "index", "mem", "
left", "right
", "eflags" ],
+ ins => [ "base", "index", "mem", "
minuend", "subtrahend
", "eflags" ],
outs => [ "res", "flags", "M" ],
am => "source,binary",
emit => '. sbb%M %binop',
outs => [ "res", "flags", "M" ],
am => "source,binary",
emit => '. sbb%M %binop',
@@
-657,23
+666,23
@@
Sbb => {
l_Sub => {
reg_req => { in => [ "none", "none" ], out => [ "none" ] },
l_Sub => {
reg_req => { in => [ "none", "none" ], out => [ "none" ] },
- ins => [ "
left", "right
" ],
+ ins => [ "
minuend", "subtrahend
" ],
},
l_Sbb => {
reg_req => { in => [ "none", "none", "none" ], out => [ "none" ] },
},
l_Sbb => {
reg_req => { in => [ "none", "none", "none" ], out => [ "none" ] },
- ins => [ "
left", "right
", "eflags" ],
+ ins => [ "
minuend", "subtrahend
", "eflags" ],
},
IDiv => {
op_flags => "F|L",
state => "exc_pinned",
},
IDiv => {
op_flags => "F|L",
state => "exc_pinned",
- reg_req => { in => [ "gp", "gp", "none", "
eax", "edx", "gp
" ],
+ reg_req => { in => [ "gp", "gp", "none", "
gp", "eax", "edx
" ],
out => [ "eax", "flags", "none", "edx", "none" ] },
out => [ "eax", "flags", "none", "edx", "none" ] },
- ins => [ "base", "index", "mem", "
left_low", "left_high", "right
" ],
+ ins => [ "base", "index", "mem", "
divisor", "dividend_low", "dividend_high
" ],
outs => [ "div_res", "flags", "M", "mod_res", "X_exc" ],
am => "source,ternary",
outs => [ "div_res", "flags", "M", "mod_res", "X_exc" ],
am => "source,ternary",
- emit => ". idiv%M %unop
5
",
+ emit => ". idiv%M %unop
3
",
latency => 25,
units => [ "GP" ],
modified_flags => $status_flags
latency => 25,
units => [ "GP" ],
modified_flags => $status_flags
@@
-682,12
+691,12
@@
IDiv => {
Div => {
op_flags => "F|L",
state => "exc_pinned",
Div => {
op_flags => "F|L",
state => "exc_pinned",
- reg_req => { in => [ "gp", "gp", "none", "
eax", "edx", "gp
" ],
+ reg_req => { in => [ "gp", "gp", "none", "
gp", "eax", "edx
" ],
out => [ "eax", "flags", "none", "edx", "none" ] },
out => [ "eax", "flags", "none", "edx", "none" ] },
- ins => [ "base", "index", "mem", "
left_low", "left_high", "right
" ],
+ ins => [ "base", "index", "mem", "
divisor", "dividend_low", "dividend_high
" ],
outs => [ "div_res", "flags", "M", "mod_res", "X_exc" ],
am => "source,ternary",
outs => [ "div_res", "flags", "M", "mod_res", "X_exc" ],
am => "source,ternary",
- emit => ". div%M %unop
5
",
+ emit => ". div%M %unop
3
",
latency => 25,
units => [ "GP" ],
modified_flags => $status_flags
latency => 25,
units => [ "GP" ],
modified_flags => $status_flags
@@
-915,6
+924,7
@@
Inc => {
irn_flags => "R",
reg_req => { in => [ "gp" ],
out => [ "in_r1", "flags" ] },
irn_flags => "R",
reg_req => { in => [ "gp" ],
out => [ "in_r1", "flags" ] },
+ ins => [ "val" ],
outs => [ "res", "flags" ],
emit => '. inc %S0',
units => [ "GP" ],
outs => [ "res", "flags" ],
emit => '. inc %S0',
units => [ "GP" ],
@@
-939,6
+949,7
@@
Dec => {
irn_flags => "R",
reg_req => { in => [ "gp" ],
out => [ "in_r1", "flags" ] },
irn_flags => "R",
reg_req => { in => [ "gp" ],
out => [ "in_r1", "flags" ] },
+ ins => [ "val" ],
outs => [ "res", "flags" ],
emit => '. dec %S0',
units => [ "GP" ],
outs => [ "res", "flags" ],
emit => '. dec %S0',
units => [ "GP" ],
@@
-1007,9
+1018,10
@@
Stc => {
Cmp => {
irn_flags => "R",
state => "exc_pinned",
Cmp => {
irn_flags => "R",
state => "exc_pinned",
- reg_req => { in => [ "gp", "gp", "none", "gp", "gp" ] , out => [ "flags" ] },
+ reg_req => { in => [ "gp", "gp", "none", "gp", "gp" ],
+ out => [ "flags", "none", "none" ] },
ins => [ "base", "index", "mem", "left", "right" ],
ins => [ "base", "index", "mem", "left", "right" ],
- outs => [ "eflags" ],
+ outs => [ "eflags"
, "unused", "M"
],
am => "source,binary",
emit => '. cmp%M %binop',
attr => "int ins_permuted, int cmp_unsigned",
am => "source,binary",
emit => '. cmp%M %binop',
attr => "int ins_permuted, int cmp_unsigned",
@@
-1135,7
+1147,7
@@
SwitchJmp => {
reg_req => { in => [ "gp" ], out => [ "none" ] },
mode => "mode_T",
attr_type => "ia32_condcode_attr_t",
reg_req => { in => [ "gp" ], out => [ "none" ] },
mode => "mode_T",
attr_type => "ia32_condcode_attr_t",
- attr => "
pn_Cmp
pnc",
+ attr => "
long
pnc",
latency => 3,
units => [ "BRANCH" ],
modified_flags => $status_flags,
latency => 3,
units => [ "BRANCH" ],
modified_flags => $status_flags,
@@
-1175,7
+1187,7
@@
GetEIP => {
Unknown_GP => {
state => "pinned",
Unknown_GP => {
state => "pinned",
- op_flags => "c",
+ op_flags => "c
|NB
",
irn_flags => "I",
reg_req => { out => [ "gp_UKNWN" ] },
units => [],
irn_flags => "I",
reg_req => { out => [ "gp_UKNWN" ] },
units => [],
@@
-1186,7
+1198,7
@@
Unknown_GP => {
Unknown_VFP => {
state => "pinned",
Unknown_VFP => {
state => "pinned",
- op_flags => "c",
+ op_flags => "c
|NB
",
irn_flags => "I",
reg_req => { out => [ "vfp_UKNWN" ] },
units => [],
irn_flags => "I",
reg_req => { out => [ "vfp_UKNWN" ] },
units => [],
@@
-1198,18
+1210,18
@@
Unknown_VFP => {
Unknown_XMM => {
state => "pinned",
Unknown_XMM => {
state => "pinned",
- op_flags => "c",
+ op_flags => "c
|NB
",
irn_flags => "I",
reg_req => { out => [ "xmm_UKNWN" ] },
units => [],
emit => "",
latency => 0,
irn_flags => "I",
reg_req => { out => [ "xmm_UKNWN" ] },
units => [],
emit => "",
latency => 0,
- mode =>
"mode_E"
+ mode =>
$mode_xmm
},
NoReg_GP => {
state => "pinned",
},
NoReg_GP => {
state => "pinned",
- op_flags => "c",
+ op_flags => "c
|NB|NI
",
irn_flags => "I",
reg_req => { out => [ "gp_NOREG" ] },
units => [],
irn_flags => "I",
reg_req => { out => [ "gp_NOREG" ] },
units => [],
@@
-1220,7
+1232,7
@@
NoReg_GP => {
NoReg_VFP => {
state => "pinned",
NoReg_VFP => {
state => "pinned",
- op_flags => "c",
+ op_flags => "c
|NB|NI
",
irn_flags => "I",
reg_req => { out => [ "vfp_NOREG" ] },
units => [],
irn_flags => "I",
reg_req => { out => [ "vfp_NOREG" ] },
units => [],
@@
-1232,7
+1244,7
@@
NoReg_VFP => {
NoReg_XMM => {
state => "pinned",
NoReg_XMM => {
state => "pinned",
- op_flags => "c",
+ op_flags => "c
|NB|NI
",
irn_flags => "I",
reg_req => { out => [ "xmm_NOREG" ] },
units => [],
irn_flags => "I",
reg_req => { out => [ "xmm_NOREG" ] },
units => [],
@@
-1288,7
+1300,7
@@
FnstCWNOP => {
Cltd => {
# we should not rematrialize this node. It has very strict constraints.
reg_req => { in => [ "eax", "edx" ], out => [ "edx" ] },
Cltd => {
# we should not rematrialize this node. It has very strict constraints.
reg_req => { in => [ "eax", "edx" ], out => [ "edx" ] },
- ins => [ "val", "
g
lobbered" ],
+ ins => [ "val", "
c
lobbered" ],
emit => '. cltd',
latency => 1,
mode => $mode_gp,
emit => '. cltd',
latency => 1,
mode => $mode_gp,
@@
-1311,21
+1323,6
@@
Load => {
units => [ "GP" ],
},
units => [ "GP" ],
},
-l_Load => {
- op_flags => "L|F",
- cmp_attr => "return 1;",
- outs => [ "res", "M" ],
- arity => 2,
-},
-
-l_Store => {
- op_flags => "L|F",
- cmp_attr => "return 1;",
- state => "exc_pinned",
- arity => 3,
- mode => "mode_M",
-},
-
Store => {
op_flags => "L|F",
state => "exc_pinned",
Store => {
op_flags => "L|F",
state => "exc_pinned",
@@
-1365,11
+1362,11
@@
Lea => {
Push => {
state => "exc_pinned",
Push => {
state => "exc_pinned",
- reg_req => { in => [ "gp", "gp", "none", "
esp", "g
p" ], out => [ "esp", "none" ] },
+ reg_req => { in => [ "gp", "gp", "none", "
gp", "es
p" ], out => [ "esp", "none" ] },
ins => [ "base", "index", "mem", "val", "stack" ],
ins => [ "base", "index", "mem", "val", "stack" ],
- emit => '. push%M %unop
4
',
+ emit => '. push%M %unop
3
',
outs => [ "stack:I|S", "M" ],
outs => [ "stack:I|S", "M" ],
- am => "source,
bi
nary",
+ am => "source,
u
nary",
latency => 2,
units => [ "GP" ],
},
latency => 2,
units => [ "GP" ],
},
@@
-1452,6
+1449,17
@@
LdTls => {
latency => 1,
},
latency => 1,
},
+Bt => {
+ irn_flags => "R",
+ state => "exc_pinned",
+ reg_req => { in => [ "gp", "gp" ], out => [ "flags" ] },
+ ins => [ "left", "right" ],
+ emit => '. bt%M %S1, %S0',
+ units => [ "GP" ],
+ latency => 1,
+ mode => $mode_flags,
+ modified_flags => $status_flags # only CF is set, but the other flags are undefined
+},
#-----------------------------------------------------------------------------#
# _____ _____ ______ __ _ _ _ #
#-----------------------------------------------------------------------------#
# _____ _____ ______ __ _ _ _ #
@@
-1469,7
+1477,16
@@
xZero => {
emit => '. xorp%XSD %D0, %D0',
latency => 3,
units => [ "SSE" ],
emit => '. xorp%XSD %D0, %D0',
latency => 3,
units => [ "SSE" ],
- mode => "mode_E",
+ mode => $mode_xmm
+},
+
+xPzero => {
+ irn_flags => "R",
+ reg_req => { out => [ "xmm" ] },
+ emit => '. pxor %D0, %D0',
+ latency => 3,
+ units => [ "SSE" ],
+ mode => $mode_xmm
},
# produces all 1 bits
},
# produces all 1 bits
@@
-1479,7
+1496,7
@@
xAllOnes => {
emit => '. pcmpeqb %D0, %D0',
latency => 3,
units => [ "SSE" ],
emit => '. pcmpeqb %D0, %D0',
latency => 3,
units => [ "SSE" ],
- mode =>
"mode_E",
+ mode =>
$mode_xmm
},
# integer shift left, dword
},
# integer shift left, dword
@@
-1487,9
+1504,19
@@
xPslld => {
irn_flags => "R",
reg_req => { in => [ "xmm", "xmm" ], out => [ "in_r1 !in_r2" ] },
emit => '. pslld %SI1, %D0',
irn_flags => "R",
reg_req => { in => [ "xmm", "xmm" ], out => [ "in_r1 !in_r2" ] },
emit => '. pslld %SI1, %D0',
+ latency => 3,
units => [ "SSE" ],
units => [ "SSE" ],
- mode => "mode_E",
- latency => 1,
+ mode => $mode_xmm
+},
+
+# integer shift left, qword
+xPsllq => {
+ irn_flags => "R",
+ reg_req => { in => [ "xmm", "xmm" ], out => [ "in_r1 !in_r2" ] },
+ emit => '. psllq %SI1, %D0',
+ latency => 3,
+ units => [ "SSE" ],
+ mode => $mode_xmm
},
# integer shift right, dword
},
# integer shift right, dword
@@
-1497,9
+1524,9
@@
xPsrld => {
irn_flags => "R",
reg_req => { in => [ "xmm", "xmm" ], out => [ "in_r1 !in_r2" ] },
emit => '. psrld %SI1, %D0',
irn_flags => "R",
reg_req => { in => [ "xmm", "xmm" ], out => [ "in_r1 !in_r2" ] },
emit => '. psrld %SI1, %D0',
- units => [ "SSE" ],
- mode => "mode_E",
latency => 1,
latency => 1,
+ units => [ "SSE" ],
+ mode => $mode_xmm
},
# mov from integer to SSE register
},
# mov from integer to SSE register
@@
-1507,9
+1534,9
@@
xMovd => {
irn_flags => "R",
reg_req => { in => [ "gp" ], out => [ "xmm" ] },
emit => '. movd %S0, %D0',
irn_flags => "R",
reg_req => { in => [ "gp" ], out => [ "xmm" ] },
emit => '. movd %S0, %D0',
- units => [ "SSE" ],
- mode => "mode_E",
latency => 1,
latency => 1,
+ units => [ "SSE" ],
+ mode => $mode_xmm
},
# commutative operations
},
# commutative operations
@@
-1523,7
+1550,7
@@
xAdd => {
emit => '. add%XXM %binop',
latency => 4,
units => [ "SSE" ],
emit => '. add%XXM %binop',
latency => 4,
units => [ "SSE" ],
- mode =>
"mode_E",
+ mode =>
$mode_xmm
},
xMul => {
},
xMul => {
@@
-1535,7
+1562,7
@@
xMul => {
emit => '. mul%XXM %binop',
latency => 4,
units => [ "SSE" ],
emit => '. mul%XXM %binop',
latency => 4,
units => [ "SSE" ],
- mode =>
"mode_E",
+ mode =>
$mode_xmm
},
xMax => {
},
xMax => {
@@
-1547,7
+1574,7
@@
xMax => {
emit => '. max%XXM %binop',
latency => 2,
units => [ "SSE" ],
emit => '. max%XXM %binop',
latency => 2,
units => [ "SSE" ],
- mode =>
"mode_E",
+ mode =>
$mode_xmm
},
xMin => {
},
xMin => {
@@
-1559,7
+1586,7
@@
xMin => {
emit => '. min%XXM %binop',
latency => 2,
units => [ "SSE" ],
emit => '. min%XXM %binop',
latency => 2,
units => [ "SSE" ],
- mode =>
"mode_E",
+ mode =>
$mode_xmm
},
xAnd => {
},
xAnd => {
@@
-1571,7
+1598,7
@@
xAnd => {
emit => '. andp%XSD %binop',
latency => 3,
units => [ "SSE" ],
emit => '. andp%XSD %binop',
latency => 3,
units => [ "SSE" ],
- mode =>
"mode_E",
+ mode =>
$mode_xmm
},
xOr => {
},
xOr => {
@@
-1583,7
+1610,7
@@
xOr => {
emit => '. orp%XSD %binop',
latency => 3,
units => [ "SSE" ],
emit => '. orp%XSD %binop',
latency => 3,
units => [ "SSE" ],
- mode =>
"mode_E",
+ mode =>
$mode_xmm
},
xXor => {
},
xXor => {
@@
-1595,7
+1622,7
@@
xXor => {
emit => '. xorp%XSD %binop',
latency => 3,
units => [ "SSE" ],
emit => '. xorp%XSD %binop',
latency => 3,
units => [ "SSE" ],
- mode =>
"mode_E",
+ mode =>
$mode_xmm
},
# not commutative operations
},
# not commutative operations
@@
-1609,26
+1636,26
@@
xAndNot => {
emit => '. andnp%XSD %binop',
latency => 3,
units => [ "SSE" ],
emit => '. andnp%XSD %binop',
latency => 3,
units => [ "SSE" ],
- mode =>
"mode_E",
+ mode =>
$mode_xmm
},
xSub => {
irn_flags => "R",
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "xmm", "xmm" ], out => [ "in_r4" ] },
},
xSub => {
irn_flags => "R",
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "xmm", "xmm" ], out => [ "in_r4" ] },
- ins => [ "base", "index", "mem", "
left", "right
" ],
+ ins => [ "base", "index", "mem", "
minuend", "subtrahend
" ],
am => "source,binary",
emit => '. sub%XXM %binop',
latency => 4,
units => [ "SSE" ],
am => "source,binary",
emit => '. sub%XXM %binop',
latency => 4,
units => [ "SSE" ],
- mode =>
"mode_E",
+ mode =>
$mode_xmm
},
xDiv => {
irn_flags => "R",
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "xmm", "xmm" ], out => [ "in_r4 !in_r5", "none" ] },
},
xDiv => {
irn_flags => "R",
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "xmm", "xmm" ], out => [ "in_r4 !in_r5", "none" ] },
- ins => [ "base", "index", "mem", "
left", "right
" ],
+ ins => [ "base", "index", "mem", "
dividend", "divisor
" ],
am => "source,binary",
outs => [ "res", "M" ],
emit => '. div%XXM %binop',
am => "source,binary",
outs => [ "res", "M" ],
emit => '. div%XXM %binop',
@@
-1791,7
+1818,7
@@
Conv_I2FP => {
am => "source,unary",
latency => 10,
units => [ "SSE" ],
am => "source,unary",
latency => 10,
units => [ "SSE" ],
- mode =>
"mode_E"
,
+ mode =>
$mode_xmm
,
},
Conv_FP2I => {
},
Conv_FP2I => {
@@
-1811,7
+1838,7
@@
Conv_FP2FP => {
am => "source,unary",
latency => 8,
units => [ "SSE" ],
am => "source,unary",
latency => 8,
units => [ "SSE" ],
- mode =>
"mode_E"
,
+ mode =>
$mode_xmm
,
},
#----------------------------------------------------------#
},
#----------------------------------------------------------#
@@
-1859,7
+1886,7
@@
vfsub => {
# irn_flags => "R",
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "vfp", "vfp", "fpcw" ], out => [ "vfp" ] },
# irn_flags => "R",
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "vfp", "vfp", "fpcw" ], out => [ "vfp" ] },
- ins => [ "base", "index", "mem", "
left", "right
", "fpcw" ],
+ ins => [ "base", "index", "mem", "
minuend", "subtrahend
", "fpcw" ],
am => "source,binary",
latency => 4,
units => [ "VFP" ],
am => "source,binary",
latency => 4,
units => [ "VFP" ],
@@
-1870,7
+1897,7
@@
vfsub => {
vfdiv => {
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "vfp", "vfp", "fpcw" ], out => [ "vfp", "none" ] },
vfdiv => {
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "vfp", "vfp", "fpcw" ], out => [ "vfp", "none" ] },
- ins => [ "base", "index", "mem", "
left", "right
", "fpcw" ],
+ ins => [ "base", "index", "mem", "
dividend", "divisor
", "fpcw" ],
am => "source,binary",
outs => [ "res", "M" ],
latency => 20,
am => "source,binary",
outs => [ "res", "M" ],
latency => 20,
@@
-1950,12
+1977,6
@@
vfild => {
attr_type => "ia32_x87_attr_t",
},
attr_type => "ia32_x87_attr_t",
},
-l_vfild => {
- cmp_attr => "return 1;",
- outs => [ "res", "M" ],
- arity => 2,
-},
-
vfist => {
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "vfp", "fpcw" ] },
vfist => {
state => "exc_pinned",
reg_req => { in => [ "gp", "gp", "none", "vfp", "fpcw" ] },
@@
-1966,11
+1987,15
@@
vfist => {
attr_type => "ia32_x87_attr_t",
},
attr_type => "ia32_x87_attr_t",
},
-l_vfist => {
- cmp_attr => "return 1;",
+# SSE3 fisttp instruction
+vfisttp => {
state => "exc_pinned",
state => "exc_pinned",
- arity => 3,
- mode => "mode_M",
+ reg_req => { in => [ "gp", "gp", "none", "vfp" ], out => [ "in_r4", "none" ]},
+ ins => [ "base", "index", "mem", "val" ],
+ outs => [ "res", "M" ],
+ latency => 4,
+ units => [ "VFP" ],
+ attr_type => "ia32_x87_attr_t",
},
},
@@
-2319,6
+2344,17
@@
fistp => {
latency => 2,
},
latency => 2,
},
+# SSE3 firsttp instruction
+fisttp => {
+ state => "exc_pinned",
+ rd_constructor => "NONE",
+ reg_req => { },
+ emit => '. fisttp%M %AM',
+ mode => "mode_M",
+ attr_type => "ia32_x87_attr_t",
+ latency => 2,
+},
+
# constants
fldz => {
# constants
fldz => {