sparc: fix float calling conventions
[libfirm] / ir / be / sparc / sparc_cconv.c
1 /*
2  * Copyright (C) 1995-2010 University of Karlsruhe.  All right reserved.
3  *
4  * This file is part of libFirm.
5  *
6  * This file may be distributed and/or modified under the terms of the
7  * GNU General Public License version 2 as published by the Free Software
8  * Foundation and appearing in the file LICENSE.GPL included in the
9  * packaging of this file.
10  *
11  * Licensees holding valid libFirm Professional Edition licenses may use
12  * this file in accordance with the libFirm Commercial License.
13  * Agreement provided with the Software.
14  *
15  * This file is provided AS IS with NO WARRANTY OF ANY KIND, INCLUDING THE
16  * WARRANTY OF DESIGN, MERCHANTABILITY AND FITNESS FOR A PARTICULAR
17  * PURPOSE.
18  */
19
20 /**
21  * @file
22  * @brief   calling convention helpers
23  * @author  Matthias Braun
24  * @version $Id$
25  */
26 #include "config.h"
27
28 #include "sparc_cconv.h"
29 #include "irmode.h"
30 #include "irgwalk.h"
31 #include "typerep.h"
32 #include "xmalloc.h"
33 #include "util.h"
34 #include "error.h"
35 #include "gen_sparc_regalloc_if.h"
36 #include "bitfiddle.h"
37
38 static const unsigned ignore_regs[] = {
39         REG_G0,
40         /* reserved for sparc ABI: */
41         REG_G5,
42         REG_G6,
43         REG_G7,
44
45         REG_SP,
46         REG_O7,
47         REG_FRAME_POINTER,
48         REG_I7,
49
50         REG_FPFLAGS,
51         REG_FLAGS,
52         REG_Y,
53 };
54
55 static const arch_register_t* const param_regs[] = {
56         &sparc_registers[REG_I0],
57         &sparc_registers[REG_I1],
58         &sparc_registers[REG_I2],
59         &sparc_registers[REG_I3],
60         &sparc_registers[REG_I4],
61         &sparc_registers[REG_I5],
62 };
63
64 static const arch_register_t* const float_result_regs[] = {
65         &sparc_registers[REG_F0],
66         &sparc_registers[REG_F1],
67         &sparc_registers[REG_F2],
68         &sparc_registers[REG_F3],
69         &sparc_registers[REG_F4],
70         &sparc_registers[REG_F5],
71         &sparc_registers[REG_F6],
72         &sparc_registers[REG_F7],
73 };
74 static arch_register_req_t float_result_reqs_double[8];
75 static arch_register_req_t float_result_reqs_quad[8];
76
77 static const arch_register_t *const caller_saves[] = {
78         &sparc_registers[REG_G1],
79         &sparc_registers[REG_G2],
80         &sparc_registers[REG_G3],
81         &sparc_registers[REG_G4],
82         &sparc_registers[REG_O0],
83         &sparc_registers[REG_O1],
84         &sparc_registers[REG_O2],
85         &sparc_registers[REG_O3],
86         &sparc_registers[REG_O4],
87         &sparc_registers[REG_O5],
88         &sparc_registers[REG_F0],
89         &sparc_registers[REG_F1],
90         &sparc_registers[REG_F2],
91         &sparc_registers[REG_F3],
92         &sparc_registers[REG_F4],
93         &sparc_registers[REG_F5],
94         &sparc_registers[REG_F6],
95         &sparc_registers[REG_F7],
96         &sparc_registers[REG_F8],
97         &sparc_registers[REG_F9],
98         &sparc_registers[REG_F10],
99         &sparc_registers[REG_F11],
100         &sparc_registers[REG_F12],
101         &sparc_registers[REG_F13],
102         &sparc_registers[REG_F14],
103         &sparc_registers[REG_F15],
104         &sparc_registers[REG_F16],
105         &sparc_registers[REG_F17],
106         &sparc_registers[REG_F18],
107         &sparc_registers[REG_F19],
108         &sparc_registers[REG_F20],
109         &sparc_registers[REG_F21],
110         &sparc_registers[REG_F22],
111         &sparc_registers[REG_F23],
112         &sparc_registers[REG_F24],
113         &sparc_registers[REG_F25],
114         &sparc_registers[REG_F26],
115         &sparc_registers[REG_F27],
116         &sparc_registers[REG_F28],
117         &sparc_registers[REG_F29],
118         &sparc_registers[REG_F30],
119         &sparc_registers[REG_F31],
120 };
121 static unsigned default_caller_saves[BITSET_SIZE_ELEMS(N_SPARC_REGISTERS)];
122
123 /**
124  * Maps an input register representing the i'th register input
125  * to the i'th register output.
126  */
127 static const arch_register_t *map_i_to_o_reg(const arch_register_t *reg)
128 {
129         unsigned idx = reg->global_index;
130         assert(REG_I0 <= idx && idx <= REG_I7);
131         idx += REG_O0 - REG_I0;
132         assert(REG_O0 <= idx && idx <= REG_O7);
133         return &sparc_registers[idx];
134 }
135
136 static void check_omit_fp(ir_node *node, void *env)
137 {
138         bool *can_omit_fp = (bool*) env;
139
140         /* omit-fp is not possible if:
141          *  - we have allocations on the stack
142          *  - we have calls (with the exception of tail-calls once we support them)
143          */
144         if ((is_Alloc(node) && get_Alloc_where(node) == stack_alloc)
145                         || (is_Free(node) && get_Free_where(node) == stack_alloc)
146                         || is_Call(node)) {
147                 *can_omit_fp = false;
148         }
149 }
150
151 static unsigned determine_n_float_regs(ir_mode *mode)
152 {
153         unsigned bits = get_mode_size_bits(mode);
154         switch (bits) {
155         case 32:
156                 return 1;
157         case 64:
158                 return 2;
159         case 128:
160                 return 4;
161         default:
162                 panic("sparc: Unexpected floatingpoint mode %+F", mode);
163         }
164 }
165
166 calling_convention_t *sparc_decide_calling_convention(ir_type *function_type,
167                                                       ir_graph *irg)
168 {
169         unsigned              stack_offset        = 0;
170         unsigned              n_param_regs_used   = 0;
171         int                   n_param_regs        = ARRAY_SIZE(param_regs);
172         unsigned              n_float_result_regs = ARRAY_SIZE(float_result_regs);
173         bool                  omit_fp             = false;
174         reg_or_stackslot_t   *params;
175         reg_or_stackslot_t   *results;
176         int                   n_params;
177         int                   n_results;
178         int                   i;
179         int                   regnum;
180         unsigned              float_regnum;
181         unsigned              n_reg_results = 0;
182         calling_convention_t *cconv;
183         unsigned             *caller_saves;
184
185         if (irg != NULL) {
186                 const be_options_t *options = be_get_irg_options(irg);
187                 omit_fp = options->omit_fp;
188                 irg_walk_graph(irg, check_omit_fp, NULL, &omit_fp);
189         }
190
191         caller_saves = rbitset_malloc(N_SPARC_REGISTERS);
192         rbitset_copy(caller_saves, default_caller_saves, N_SPARC_REGISTERS);
193
194         /* determine how parameters are passed */
195         n_params = get_method_n_params(function_type);
196         regnum   = 0;
197         params   = XMALLOCNZ(reg_or_stackslot_t, n_params);
198
199         for (i = 0; i < n_params; ++i) {
200                 ir_type            *param_type = get_method_param_type(function_type,i);
201                 ir_mode            *mode       = get_type_mode(param_type);
202                 int                 bits       = get_mode_size_bits(mode);
203                 reg_or_stackslot_t *param      = &params[i];
204
205                 if (regnum < n_param_regs) {
206                         const arch_register_t *reg = param_regs[regnum];
207                         if (irg == NULL || omit_fp)
208                                 reg = map_i_to_o_reg(reg);
209                         param->reg0       = reg;
210                         param->req0       = reg->single_req;
211                         param->reg_offset = regnum;
212                         ++regnum;
213                 } else {
214                         param->type   = param_type;
215                         param->offset = stack_offset;
216                         /* increase offset 4 bytes so everything is aligned */
217                         stack_offset += bits > 32 ? bits/8 : 4;
218                         continue;
219                 }
220
221                 /* we might need a 2nd 32bit component (for 64bit or double values) */
222                 if (bits > 32) {
223                         if (bits > 64)
224                                 panic("only 32 and 64bit modes supported in sparc backend");
225
226                         if (regnum < n_param_regs) {
227                                 const arch_register_t *reg = param_regs[regnum];
228                                 if (irg == NULL || omit_fp)
229                                         reg = map_i_to_o_reg(reg);
230                                 param->reg1       = reg;
231                                 param->req1       = reg->single_req;
232                                 ++regnum;
233                         } else {
234                                 ir_mode *regmode = param_regs[0]->reg_class->mode;
235                                 ir_type *type    = get_type_for_mode(regmode);
236                                 param->type      = type;
237                                 param->offset    = stack_offset;
238                                 assert(get_mode_size_bits(regmode) == 32);
239                                 stack_offset += 4;
240                         }
241                 }
242         }
243         n_param_regs_used = regnum;
244
245         /* determine how results are passed */
246         n_results    = get_method_n_ress(function_type);
247         regnum       = 0;
248         float_regnum = 0;
249         results      = XMALLOCNZ(reg_or_stackslot_t, n_results);
250         for (i = 0; i < n_results; ++i) {
251                 ir_type            *result_type = get_method_res_type(function_type, i);
252                 ir_mode            *result_mode = get_type_mode(result_type);
253                 reg_or_stackslot_t *result      = &results[i];
254
255                 if (mode_is_float(result_mode)) {
256                         unsigned n_regs   = determine_n_float_regs(result_mode);
257                         unsigned next_reg = round_up2(float_regnum, n_regs);
258
259                         if (next_reg >= n_float_result_regs) {
260                                 panic("Too many float results for sparc backend");
261                         } else {
262                                 const arch_register_t *reg = float_result_regs[next_reg];
263                                 rbitset_clear(caller_saves, reg->global_index);
264                                 result->reg_offset = i;
265                                 if (n_regs == 1) {
266                                         result->req0 = reg->single_req;
267                                 } else if (n_regs == 2) {
268                                         result->req0 = &float_result_reqs_double[next_reg];
269                                         rbitset_clear(caller_saves, reg->global_index+1);
270                                 } else if (n_regs == 4) {
271                                         result->req0 = &float_result_reqs_quad[next_reg];
272                                         rbitset_clear(caller_saves, reg->global_index+1);
273                                         rbitset_clear(caller_saves, reg->global_index+2);
274                                         rbitset_clear(caller_saves, reg->global_index+3);
275                                 } else {
276                                         panic("invalid number of registers in sparc float result");
277                                 }
278                                 float_regnum = next_reg + n_regs;
279
280                                 ++n_reg_results;
281                         }
282                 } else {
283                         if (get_mode_size_bits(result_mode) > 32) {
284                                 panic("Results with more than 32bits not supported by sparc backend yet");
285                         }
286
287                         if (regnum >= n_param_regs) {
288                                 panic("Too many results for sparc backend");
289                         } else {
290                                 const arch_register_t *reg = param_regs[regnum++];
291                                 if (irg == NULL || omit_fp)
292                                         reg = map_i_to_o_reg(reg);
293                                 result->req0       = reg->single_req;
294                                 result->reg_offset = i;
295                                 rbitset_clear(caller_saves, reg->global_index);
296                                 ++n_reg_results;
297                         }
298                 }
299         }
300
301         cconv                   = XMALLOCZ(calling_convention_t);
302         cconv->parameters       = params;
303         cconv->param_stack_size = stack_offset;
304         cconv->n_param_regs     = n_param_regs_used;
305         cconv->results          = results;
306         cconv->omit_fp          = omit_fp;
307         cconv->caller_saves     = caller_saves;
308         cconv->n_reg_results    = n_reg_results;
309
310         /* setup ignore register array */
311         if (irg != NULL) {
312                 be_irg_t       *birg      = be_birg_from_irg(irg);
313                 size_t          n_ignores = ARRAY_SIZE(ignore_regs);
314                 struct obstack *obst      = &birg->obst;
315                 size_t          r;
316
317                 assert(birg->allocatable_regs == NULL);
318                 birg->allocatable_regs = rbitset_obstack_alloc(obst, N_SPARC_REGISTERS);
319                 rbitset_set_all(birg->allocatable_regs, N_SPARC_REGISTERS);
320                 for (r = 0; r < n_ignores; ++r) {
321                         rbitset_clear(birg->allocatable_regs, ignore_regs[r]);
322                 }
323         }
324
325         return cconv;
326 }
327
328 void sparc_free_calling_convention(calling_convention_t *cconv)
329 {
330         free(cconv->parameters);
331         free(cconv->results);
332         free(cconv->caller_saves);
333         free(cconv);
334 }
335
336 void sparc_cconv_init(void)
337 {
338         size_t i;
339         for (i = 0; i < ARRAY_SIZE(caller_saves); ++i) {
340                 rbitset_set(default_caller_saves, caller_saves[i]->global_index);
341         }
342
343         for (i = 0; i < ARRAY_SIZE(float_result_reqs_double); i += 2) {
344                 arch_register_req_t *req = &float_result_reqs_double[i];
345                 *req = *float_result_regs[i]->single_req;
346                 req->type |= arch_register_req_type_aligned;
347                 req->width = 2;
348         }
349         for (i = 0; i < ARRAY_SIZE(float_result_reqs_quad); i += 4) {
350                 arch_register_req_t *req = &float_result_reqs_quad[i];
351                 *req = *float_result_regs[i]->single_req;
352                 req->type |= arch_register_req_type_aligned;
353                 req->width = 4;
354         }
355 }