2 * Copyright (C) 1995-2007 University of Karlsruhe. All right reserved.
4 * This file is part of libFirm.
6 * This file may be distributed and/or modified under the terms of the
7 * GNU General Public License version 2 as published by the Free Software
8 * Foundation and appearing in the file LICENSE.GPL included in the
9 * packaging of this file.
11 * Licensees holding valid libFirm Professional Edition licenses may use
12 * this file in accordance with the libFirm Commercial License.
13 * Agreement provided with the Software.
15 * This file is provided AS IS with NO WARRANTY OF ANY KIND, INCLUDING THE
16 * WARRANTY OF DESIGN, MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * @brief This file implements the ia32 node emitter.
23 * @author Christian Wuerdig, Matthias Braun
41 #include "iredges_t.h"
44 #include "raw_bitset.h"
46 #include "../besched_t.h"
47 #include "../benode_t.h"
49 #include "../be_dbgout.h"
50 #include "../beemitter.h"
51 #include "../begnuas.h"
52 #include "../beirg_t.h"
54 #include "ia32_emitter.h"
55 #include "gen_ia32_emitter.h"
56 #include "gen_ia32_regalloc_if.h"
57 #include "ia32_nodes_attr.h"
58 #include "ia32_new_nodes.h"
59 #include "ia32_map_regs.h"
60 #include "bearch_ia32_t.h"
62 DEBUG_ONLY(static firm_dbg_module_t *dbg = NULL;)
64 #define BLOCK_PREFIX ".L"
66 #define SNPRINTF_BUF_LEN 128
68 static const arch_env_t *arch_env;
69 static const ia32_isa_t *isa;
70 static ia32_code_gen_t *cg;
73 * Returns the register at in position pos.
75 static const arch_register_t *get_in_reg(const ir_node *irn, int pos)
78 const arch_register_t *reg = NULL;
80 assert(get_irn_arity(irn) > pos && "Invalid IN position");
82 /* The out register of the operator at position pos is the
83 in register we need. */
84 op = get_irn_n(irn, pos);
86 reg = arch_get_irn_register(arch_env, op);
88 assert(reg && "no in register found");
90 if(reg == &ia32_gp_regs[REG_GP_NOREG])
91 panic("trying to emit noreg for %+F input %d", irn, pos);
93 /* in case of unknown register: just return a valid register */
94 if (reg == &ia32_gp_regs[REG_GP_UKNWN]) {
95 const arch_register_req_t *req;
97 /* ask for the requirements */
98 req = arch_get_register_req(arch_env, irn, pos);
100 if (arch_register_req_is(req, limited)) {
101 /* in case of limited requirements: get the first allowed register */
102 unsigned idx = rbitset_next(req->limited, 0, 1);
103 reg = arch_register_for_index(req->cls, idx);
105 /* otherwise get first register in class */
106 reg = arch_register_for_index(req->cls, 0);
114 * Returns the register at out position pos.
116 static const arch_register_t *get_out_reg(const ir_node *irn, int pos)
119 const arch_register_t *reg = NULL;
121 /* 1st case: irn is not of mode_T, so it has only */
122 /* one OUT register -> good */
123 /* 2nd case: irn is of mode_T -> collect all Projs and ask the */
124 /* Proj with the corresponding projnum for the register */
126 if (get_irn_mode(irn) != mode_T) {
128 reg = arch_get_irn_register(arch_env, irn);
129 } else if (is_ia32_irn(irn)) {
130 reg = get_ia32_out_reg(irn, pos);
132 const ir_edge_t *edge;
134 foreach_out_edge(irn, edge) {
135 proj = get_edge_src_irn(edge);
136 assert(is_Proj(proj) && "non-Proj from mode_T node");
137 if (get_Proj_proj(proj) == pos) {
138 reg = arch_get_irn_register(arch_env, proj);
144 assert(reg && "no out register found");
149 * Add a number to a prefix. This number will not be used a second time.
151 static char *get_unique_label(char *buf, size_t buflen, const char *prefix)
153 static unsigned long id = 0;
154 snprintf(buf, buflen, "%s%lu", prefix, ++id);
158 /*************************************************************
160 * (_) | | / _| | | | |
161 * _ __ _ __ _ _ __ | |_| |_ | |__ ___| |_ __ ___ _ __
162 * | '_ \| '__| | '_ \| __| _| | '_ \ / _ \ | '_ \ / _ \ '__|
163 * | |_) | | | | | | | |_| | | | | | __/ | |_) | __/ |
164 * | .__/|_| |_|_| |_|\__|_| |_| |_|\___|_| .__/ \___|_|
167 *************************************************************/
169 static void emit_8bit_register(const arch_register_t *reg)
171 const char *reg_name = arch_register_get_name(reg);
174 be_emit_char(reg_name[1]);
178 static void emit_16bit_register(const arch_register_t *reg)
180 const char *reg_name = ia32_get_mapped_reg_name(isa->regs_16bit, reg);
183 be_emit_string(reg_name);
186 static void emit_register(const arch_register_t *reg, const ir_mode *mode)
188 const char *reg_name;
191 int size = get_mode_size_bits(mode);
193 emit_8bit_register(reg);
195 } else if(size == 16) {
196 emit_16bit_register(reg);
199 assert(mode_is_float(mode) || size == 32);
203 reg_name = arch_register_get_name(reg);
206 be_emit_string(reg_name);
209 void ia32_emit_source_register(const ir_node *node, int pos)
211 const arch_register_t *reg = get_in_reg(node, pos);
213 emit_register(reg, NULL);
216 static void emit_ia32_Immediate(const ir_node *node);
218 void ia32_emit_8bit_source_register_or_immediate(const ir_node *node, int pos)
220 const arch_register_t *reg;
221 ir_node *in = get_irn_n(node, pos);
222 if(is_ia32_Immediate(in)) {
223 emit_ia32_Immediate(in);
227 reg = get_in_reg(node, pos);
228 emit_8bit_register(reg);
231 void ia32_emit_dest_register(const ir_node *node, int pos)
233 const arch_register_t *reg = get_out_reg(node, pos);
235 emit_register(reg, NULL);
238 void ia32_emit_8bit_dest_register(const ir_node *node, int pos)
240 const arch_register_t *reg = get_out_reg(node, pos);
242 emit_register(reg, mode_Bu);
245 void ia32_emit_x87_register(const ir_node *node, int pos)
247 const ia32_x87_attr_t *attr = get_ia32_x87_attr_const(node);
251 be_emit_string(attr->x87[pos]->name);
254 static void ia32_emit_mode_suffix_mode(const ir_mode *mode)
256 if(mode_is_float(mode)) {
257 switch(get_mode_size_bits(mode)) {
258 case 32: be_emit_char('s'); return;
259 case 64: be_emit_char('l'); return;
260 case 80: be_emit_char('t'); return;
263 assert(mode_is_int(mode) || mode_is_reference(mode));
264 switch(get_mode_size_bits(mode)) {
265 case 64: be_emit_cstring("ll"); return;
266 /* gas docu says q is the suffix but gcc, objdump and icc use
268 case 32: be_emit_char('l'); return;
269 case 16: be_emit_char('w'); return;
270 case 8: be_emit_char('b'); return;
273 panic("Can't output mode_suffix for %+F\n", mode);
276 void ia32_emit_mode_suffix(const ir_node *node)
278 ir_mode *mode = get_ia32_ls_mode(node);
282 ia32_emit_mode_suffix_mode(mode);
285 void ia32_emit_x87_mode_suffix(const ir_node *node)
287 ir_mode *mode = get_ia32_ls_mode(node);
288 assert(mode != NULL);
289 /* we only need to emit the mode on address mode */
290 if(get_ia32_op_type(node) != ia32_Normal)
291 ia32_emit_mode_suffix_mode(mode);
295 char get_xmm_mode_suffix(ir_mode *mode)
297 assert(mode_is_float(mode));
298 switch(get_mode_size_bits(mode)) {
309 void ia32_emit_xmm_mode_suffix(const ir_node *node)
311 ir_mode *mode = get_ia32_ls_mode(node);
312 assert(mode != NULL);
314 be_emit_char(get_xmm_mode_suffix(mode));
317 void ia32_emit_xmm_mode_suffix_s(const ir_node *node)
319 ir_mode *mode = get_ia32_ls_mode(node);
320 assert(mode != NULL);
321 be_emit_char(get_xmm_mode_suffix(mode));
324 void ia32_emit_extend_suffix(const ir_mode *mode)
326 if(get_mode_size_bits(mode) == 32)
328 if(mode_is_signed(mode)) {
336 void ia32_emit_function_object(const char *name)
338 switch (be_gas_flavour) {
339 case GAS_FLAVOUR_NORMAL:
340 be_emit_cstring("\t.type\t");
341 be_emit_string(name);
342 be_emit_cstring(", @function\n");
343 be_emit_write_line();
345 case GAS_FLAVOUR_MINGW:
346 be_emit_cstring("\t.def\t");
347 be_emit_string(name);
348 be_emit_cstring(";\t.scl\t2;\t.type\t32;\t.endef\n");
349 be_emit_write_line();
357 void ia32_emit_function_size(const char *name)
359 switch (be_gas_flavour) {
360 case GAS_FLAVOUR_NORMAL:
361 be_emit_cstring("\t.size\t");
362 be_emit_string(name);
363 be_emit_cstring(", .-");
364 be_emit_string(name);
366 be_emit_write_line();
374 void ia32_emit_source_register_or_immediate(const ir_node *node, int pos)
376 ir_node *in = get_irn_n(node, pos);
377 if(is_ia32_Immediate(in)) {
378 emit_ia32_Immediate(in);
380 const ir_mode *mode = get_ia32_ls_mode(node);
381 const arch_register_t *reg = get_in_reg(node, pos);
382 emit_register(reg, mode);
387 * Emits registers and/or address mode of a binary operation.
389 void ia32_emit_binop(const ir_node *node) {
390 const ir_node *right_op = get_irn_n(node, n_ia32_binary_right);
391 const ir_mode *mode = get_ia32_ls_mode(node);
392 const arch_register_t *reg_left;
394 switch(get_ia32_op_type(node)) {
396 reg_left = get_in_reg(node, n_ia32_binary_left);
397 if(is_ia32_Immediate(right_op)) {
398 emit_ia32_Immediate(right_op);
399 be_emit_cstring(", ");
400 emit_register(reg_left, mode);
403 const arch_register_t *reg_right
404 = get_in_reg(node, n_ia32_binary_right);
405 emit_register(reg_right, mode);
406 be_emit_cstring(", ");
407 emit_register(reg_left, mode);
411 if(is_ia32_Immediate(right_op)) {
412 emit_ia32_Immediate(right_op);
413 be_emit_cstring(", ");
416 reg_left = get_in_reg(node, n_ia32_binary_left);
418 be_emit_cstring(", ");
419 emit_register(reg_left, mode);
423 panic("DestMode can't be output by %%binop anymore");
426 assert(0 && "unsupported op type");
431 * Emits registers and/or address mode of a binary operation.
433 void ia32_emit_x87_binop(const ir_node *node) {
434 switch(get_ia32_op_type(node)) {
437 const ia32_x87_attr_t *x87_attr = get_ia32_x87_attr_const(node);
438 const arch_register_t *in1 = x87_attr->x87[0];
439 const arch_register_t *in2 = x87_attr->x87[1];
440 const arch_register_t *out = x87_attr->x87[2];
441 const arch_register_t *in;
443 in = out ? ((out == in2) ? in1 : in2) : in2;
444 out = out ? out : in1;
447 be_emit_string(arch_register_get_name(in));
448 be_emit_cstring(", %");
449 be_emit_string(arch_register_get_name(out));
457 assert(0 && "unsupported op type");
461 void ia32_emit_am_or_dest_register(const ir_node *node,
463 if(get_ia32_op_type(node) == ia32_Normal) {
464 ia32_emit_dest_register(node, pos);
466 assert(get_ia32_op_type(node) == ia32_AddrModeD);
472 * Emits registers and/or address mode of a unary operation.
474 void ia32_emit_unop(const ir_node *node, int pos) {
477 switch(get_ia32_op_type(node)) {
479 op = get_irn_n(node, pos);
480 if (is_ia32_Immediate(op)) {
481 emit_ia32_Immediate(op);
483 ia32_emit_source_register(node, pos);
491 assert(0 && "unsupported op type");
496 * Emits address mode.
498 void ia32_emit_am(const ir_node *node) {
499 ir_entity *ent = get_ia32_am_sc(node);
500 int offs = get_ia32_am_offs_int(node);
501 ir_node *base = get_irn_n(node, 0);
502 int has_base = !is_ia32_NoReg_GP(base);
503 ir_node *index = get_irn_n(node, 1);
504 int has_index = !is_ia32_NoReg_GP(index);
506 /* just to be sure... */
507 assert(!is_ia32_use_frame(node) || get_ia32_frame_ent(node) != NULL);
513 set_entity_backend_marked(ent, 1);
514 id = get_entity_ld_ident(ent);
515 if (is_ia32_am_sc_sign(node))
519 if(get_entity_owner(ent) == get_tls_type()) {
520 if (get_entity_visibility(ent) == visibility_external_allocated) {
521 be_emit_cstring("@INDNTPOFF");
523 be_emit_cstring("@NTPOFF");
530 be_emit_irprintf("%+d", offs);
532 be_emit_irprintf("%d", offs);
536 if (has_base || has_index) {
541 const arch_register_t *reg = get_in_reg(node, n_ia32_base);
542 emit_register(reg, NULL);
545 /* emit index + scale */
547 const arch_register_t *reg = get_in_reg(node, n_ia32_index);
550 emit_register(reg, NULL);
552 scale = get_ia32_am_scale(node);
554 be_emit_irprintf(",%d", 1 << get_ia32_am_scale(node));
560 /* special case if nothing is set */
561 if(ent == NULL && offs == 0 && !has_base && !has_index) {
566 /*************************************************
569 * ___ _ __ ___ _| |_ ___ ___ _ __ __| |
570 * / _ \ '_ ` _ \| | __| / __/ _ \| '_ \ / _` |
571 * | __/ | | | | | | |_ | (_| (_) | | | | (_| |
572 * \___|_| |_| |_|_|\__| \___\___/|_| |_|\__,_|
574 *************************************************/
577 #define IA32_DO_EMIT(irn) ia32_fprintf_format(F, irn, cmd_buf, cmnt_buf)
580 * coding of conditions
582 struct cmp2conditon_t {
588 * positive conditions for signed compares
590 static const struct cmp2conditon_t cmp2condition_s[] = {
591 { NULL, pn_Cmp_False }, /* always false */
592 { "e", pn_Cmp_Eq }, /* == */
593 { "l", pn_Cmp_Lt }, /* < */
594 { "le", pn_Cmp_Le }, /* <= */
595 { "g", pn_Cmp_Gt }, /* > */
596 { "ge", pn_Cmp_Ge }, /* >= */
597 { "ne", pn_Cmp_Lg }, /* != */
598 { NULL, pn_Cmp_Leg}, /* always true */
602 * positive conditions for unsigned compares
604 static const struct cmp2conditon_t cmp2condition_u[] = {
605 { NULL, pn_Cmp_False }, /* always false */
606 { "e", pn_Cmp_Eq }, /* == */
607 { "b", pn_Cmp_Lt }, /* < */
608 { "be", pn_Cmp_Le }, /* <= */
609 { "a", pn_Cmp_Gt }, /* > */
610 { "ae", pn_Cmp_Ge }, /* >= */
611 { "ne", pn_Cmp_Lg }, /* != */
612 { NULL, pn_Cmp_Leg }, /* always true */
616 ia32_pn_Cmp_unsigned = 0x1000,
617 ia32_pn_Cmp_float = 0x2000,
621 * walks up a tree of copies/perms/spills/reloads to find the original value
622 * that is moved around
624 static ir_node *find_original_value(ir_node *node)
626 inc_irg_visited(current_ir_graph);
628 mark_irn_visited(node);
629 if(be_is_Copy(node)) {
630 node = be_get_Copy_op(node);
631 } else if(be_is_CopyKeep(node)) {
632 node = be_get_CopyKeep_op(node);
633 } else if(is_Proj(node)) {
634 ir_node *pred = get_Proj_pred(node);
635 if(be_is_Perm(pred)) {
636 node = get_irn_n(pred, get_Proj_proj(node));
637 } else if(be_is_MemPerm(pred)) {
638 node = get_irn_n(pred, get_Proj_proj(node) + 1);
639 } else if(is_ia32_Load(pred)) {
640 node = get_irn_n(pred, n_ia32_Load_mem);
644 } else if(is_ia32_Store(node)) {
645 node = get_irn_n(node, n_ia32_Store_val);
646 } else if(is_Phi(node)) {
648 arity = get_irn_arity(node);
649 for(i = 0; i < arity; ++i) {
650 ir_node *in = get_irn_n(node, i);
663 static int determine_final_pnc(const ir_node *node, int flags_pos,
666 ir_node *flags = get_irn_n(node, flags_pos);
667 const ia32_attr_t *flags_attr;
668 flags = skip_Proj(flags);
670 if(is_ia32_Sahf(flags)) {
671 ir_node *cmp = get_irn_n(flags, n_ia32_Sahf_val);
672 if(!(is_ia32_FucomFnstsw(cmp) || is_ia32_FucompFnstsw(cmp)
673 || is_ia32_FucomppFnstsw(cmp) || is_ia32_FtstFnstsw(cmp))) {
674 cmp = find_original_value(cmp);
675 assert(is_ia32_FucomFnstsw(cmp) || is_ia32_FucompFnstsw(cmp)
676 || is_ia32_FucomppFnstsw(cmp) || is_ia32_FtstFnstsw(cmp));
679 flags_attr = get_ia32_attr_const(cmp);
680 if(flags_attr->data.ins_permuted)
681 pnc = get_mirrored_pnc(pnc);
682 pnc |= ia32_pn_Cmp_float;
683 } else if(is_ia32_Ucomi(flags) || is_ia32_Fucomi(flags)
684 || is_ia32_Fucompi(flags)) {
685 flags_attr = get_ia32_attr_const(flags);
687 if(flags_attr->data.ins_permuted)
688 pnc = get_mirrored_pnc(pnc);
689 pnc |= ia32_pn_Cmp_float;
691 assert(is_ia32_Cmp(flags) || is_ia32_Test(flags)
692 || is_ia32_Cmp8Bit(flags) || is_ia32_Test8Bit(flags));
693 flags_attr = get_ia32_attr_const(flags);
695 if(flags_attr->data.ins_permuted)
696 pnc = get_mirrored_pnc(pnc);
697 if(flags_attr->data.cmp_unsigned)
698 pnc |= ia32_pn_Cmp_unsigned;
704 static void ia32_emit_cmp_suffix(int pnc)
708 if((pnc & ia32_pn_Cmp_float) || (pnc & ia32_pn_Cmp_unsigned)) {
710 assert(cmp2condition_u[pnc].num == pnc);
711 str = cmp2condition_u[pnc].name;
714 assert(cmp2condition_s[pnc].num == pnc);
715 str = cmp2condition_s[pnc].name;
721 void ia32_emit_cmp_suffix_node(const ir_node *node,
724 const ia32_attr_t *attr = get_ia32_attr_const(node);
726 pn_Cmp pnc = get_ia32_pncode(node);
728 pnc = determine_final_pnc(node, flags_pos, pnc);
729 if(attr->data.ins_permuted) {
730 if(pnc & ia32_pn_Cmp_float) {
731 pnc = get_negated_pnc(pnc, mode_F);
733 pnc = get_negated_pnc(pnc, mode_Iu);
737 ia32_emit_cmp_suffix(pnc);
741 * Returns the target block for a control flow node.
744 ir_node *get_cfop_target_block(const ir_node *irn) {
745 return get_irn_link(irn);
749 * Emits a block label for the given block.
752 void ia32_emit_block_name(const ir_node *block)
754 if (has_Block_label(block)) {
755 be_emit_string(be_gas_label_prefix());
756 be_emit_irprintf("%u", (unsigned)get_Block_label(block));
758 be_emit_cstring(BLOCK_PREFIX);
759 be_emit_irprintf("%d", get_irn_node_nr(block));
764 * Emits the target label for a control flow node.
766 static void ia32_emit_cfop_target(const ir_node *node)
768 ir_node *block = get_cfop_target_block(node);
770 ia32_emit_block_name(block);
773 /** Return the next block in Block schedule */
774 static ir_node *next_blk_sched(const ir_node *block)
776 return get_irn_link(block);
780 * Returns the Proj with projection number proj and NOT mode_M
782 static ir_node *get_proj(const ir_node *node, long proj) {
783 const ir_edge_t *edge;
786 assert(get_irn_mode(node) == mode_T && "expected mode_T node");
788 foreach_out_edge(node, edge) {
789 src = get_edge_src_irn(edge);
791 assert(is_Proj(src) && "Proj expected");
792 if (get_irn_mode(src) == mode_M)
795 if (get_Proj_proj(src) == proj)
802 * Emits the jump sequence for a conditional jump (cmp + jmp_true + jmp_false)
804 static void emit_ia32_Jcc(const ir_node *node)
806 const ir_node *proj_true;
807 const ir_node *proj_false;
808 const ir_node *block;
809 const ir_node *next_block;
810 pn_Cmp pnc = get_ia32_pncode(node);
812 pnc = determine_final_pnc(node, 0, pnc);
815 proj_true = get_proj(node, pn_ia32_Jcc_true);
816 assert(proj_true && "Jcc without true Proj");
818 proj_false = get_proj(node, pn_ia32_Jcc_false);
819 assert(proj_false && "Jcc without false Proj");
821 block = get_nodes_block(node);
822 next_block = next_blk_sched(block);
824 if (get_cfop_target_block(proj_true) == next_block) {
825 /* exchange both proj's so the second one can be omitted */
826 const ir_node *t = proj_true;
828 proj_true = proj_false;
830 if(pnc & ia32_pn_Cmp_float) {
831 pnc = get_negated_pnc(pnc, mode_F);
833 pnc = get_negated_pnc(pnc, mode_Iu);
837 if (pnc & ia32_pn_Cmp_float) {
838 /* Some floating point comparisons require a test of the parity flag,
839 * which indicates that the result is unordered */
842 be_emit_cstring("\tjp ");
843 ia32_emit_cfop_target(proj_true);
844 be_emit_finish_line_gas(proj_true);
848 be_emit_cstring("\tjnp ");
849 ia32_emit_cfop_target(proj_true);
850 be_emit_finish_line_gas(proj_true);
856 be_emit_cstring("\tjp ");
857 ia32_emit_cfop_target(proj_false);
858 be_emit_finish_line_gas(proj_false);
864 be_emit_cstring("\tjp ");
865 ia32_emit_cfop_target(proj_true);
866 be_emit_finish_line_gas(proj_true);
874 be_emit_cstring("\tj");
875 ia32_emit_cmp_suffix(pnc);
877 ia32_emit_cfop_target(proj_true);
878 be_emit_finish_line_gas(proj_true);
881 /* the second Proj might be a fallthrough */
882 if (get_cfop_target_block(proj_false) != next_block) {
883 be_emit_cstring("\tjmp ");
884 ia32_emit_cfop_target(proj_false);
885 be_emit_finish_line_gas(proj_false);
887 be_emit_cstring("\t/* fallthrough to ");
888 ia32_emit_cfop_target(proj_false);
889 be_emit_cstring(" */");
890 be_emit_finish_line_gas(proj_false);
894 static void emit_ia32_CMov(const ir_node *node)
896 const ia32_attr_t *attr = get_ia32_attr_const(node);
897 int ins_permuted = attr->data.ins_permuted;
898 const arch_register_t *out = arch_get_irn_register(arch_env, node);
899 pn_Cmp pnc = get_ia32_pncode(node);
900 const arch_register_t *in_true;
901 const arch_register_t *in_false;
903 pnc = determine_final_pnc(node, n_ia32_CMov_eflags, pnc);
905 in_true = arch_get_irn_register(arch_env,
906 get_irn_n(node, n_ia32_CMov_val_true));
907 in_false = arch_get_irn_register(arch_env,
908 get_irn_n(node, n_ia32_CMov_val_false));
910 /* should be same constraint fullfilled? */
911 if(out == in_false) {
912 /* yes -> nothing to do */
913 } else if(out == in_true) {
914 const arch_register_t *tmp;
916 assert(get_ia32_op_type(node) == ia32_Normal);
918 ins_permuted = !ins_permuted;
925 be_emit_cstring("\tmovl ");
926 emit_register(in_false, NULL);
927 be_emit_cstring(", ");
928 emit_register(out, NULL);
929 be_emit_finish_line_gas(node);
933 if(pnc & ia32_pn_Cmp_float) {
934 pnc = get_negated_pnc(pnc, mode_F);
936 pnc = get_negated_pnc(pnc, mode_Iu);
940 /* TODO: handling of Nans isn't correct yet */
942 be_emit_cstring("\tcmov");
943 ia32_emit_cmp_suffix(pnc);
945 if(get_ia32_op_type(node) == ia32_AddrModeS) {
948 emit_register(in_true, get_ia32_ls_mode(node));
950 be_emit_cstring(", ");
951 emit_register(out, get_ia32_ls_mode(node));
952 be_emit_finish_line_gas(node);
955 /*********************************************************
958 * ___ _ __ ___ _| |_ _ _ _ _ __ ___ _ __ ___
959 * / _ \ '_ ` _ \| | __| | | | | | '_ ` _ \| '_ \/ __|
960 * | __/ | | | | | | |_ | | |_| | | | | | | |_) \__ \
961 * \___|_| |_| |_|_|\__| | |\__,_|_| |_| |_| .__/|___/
964 *********************************************************/
966 /* jump table entry (target and corresponding number) */
967 typedef struct _branch_t {
972 /* jump table for switch generation */
973 typedef struct _jmp_tbl_t {
974 ir_node *defProj; /**< default target */
975 long min_value; /**< smallest switch case */
976 long max_value; /**< largest switch case */
977 long num_branches; /**< number of jumps */
978 char *label; /**< label of the jump table */
979 branch_t *branches; /**< jump array */
983 * Compare two variables of type branch_t. Used to sort all switch cases
986 int ia32_cmp_branch_t(const void *a, const void *b) {
987 branch_t *b1 = (branch_t *)a;
988 branch_t *b2 = (branch_t *)b;
990 if (b1->value <= b2->value)
997 * Emits code for a SwitchJmp (creates a jump table if
998 * possible otherwise a cmp-jmp cascade). Port from
1002 void emit_ia32_SwitchJmp(const ir_node *node) {
1003 unsigned long interval;
1008 const ir_edge_t *edge;
1010 /* fill the table structure */
1011 tbl.label = xmalloc(SNPRINTF_BUF_LEN);
1012 tbl.label = get_unique_label(tbl.label, SNPRINTF_BUF_LEN, ".TBL_");
1014 tbl.num_branches = get_irn_n_edges(node);
1015 tbl.branches = xcalloc(tbl.num_branches, sizeof(tbl.branches[0]));
1016 tbl.min_value = INT_MAX;
1017 tbl.max_value = INT_MIN;
1020 /* go over all proj's and collect them */
1021 foreach_out_edge(node, edge) {
1022 proj = get_edge_src_irn(edge);
1023 assert(is_Proj(proj) && "Only proj allowed at SwitchJmp");
1025 pnc = get_Proj_proj(proj);
1027 /* create branch entry */
1028 tbl.branches[i].target = proj;
1029 tbl.branches[i].value = pnc;
1031 tbl.min_value = pnc < tbl.min_value ? pnc : tbl.min_value;
1032 tbl.max_value = pnc > tbl.max_value ? pnc : tbl.max_value;
1034 /* check for default proj */
1035 if (pnc == get_ia32_pncode(node)) {
1036 assert(tbl.defProj == NULL && "found two defProjs at SwitchJmp");
1043 /* sort the branches by their number */
1044 qsort(tbl.branches, tbl.num_branches, sizeof(tbl.branches[0]), ia32_cmp_branch_t);
1046 /* two-complement's magic make this work without overflow */
1047 interval = tbl.max_value - tbl.min_value;
1049 /* emit the table */
1050 be_emit_cstring("\tcmpl $");
1051 be_emit_irprintf("%u, ", interval);
1052 ia32_emit_source_register(node, 0);
1053 be_emit_finish_line_gas(node);
1055 be_emit_cstring("\tja ");
1056 ia32_emit_cfop_target(tbl.defProj);
1057 be_emit_finish_line_gas(node);
1059 if (tbl.num_branches > 1) {
1061 be_emit_cstring("\tjmp *");
1062 be_emit_string(tbl.label);
1063 be_emit_cstring("(,");
1064 ia32_emit_source_register(node, 0);
1065 be_emit_cstring(",4)");
1066 be_emit_finish_line_gas(node);
1068 be_gas_emit_switch_section(GAS_SECTION_RODATA);
1069 be_emit_cstring("\t.align 4\n");
1070 be_emit_write_line();
1072 be_emit_string(tbl.label);
1073 be_emit_cstring(":\n");
1074 be_emit_write_line();
1076 be_emit_cstring(".long ");
1077 ia32_emit_cfop_target(tbl.branches[0].target);
1078 be_emit_finish_line_gas(NULL);
1080 last_value = tbl.branches[0].value;
1081 for (i = 1; i < tbl.num_branches; ++i) {
1082 while (++last_value < tbl.branches[i].value) {
1083 be_emit_cstring(".long ");
1084 ia32_emit_cfop_target(tbl.defProj);
1085 be_emit_finish_line_gas(NULL);
1087 be_emit_cstring(".long ");
1088 ia32_emit_cfop_target(tbl.branches[i].target);
1089 be_emit_finish_line_gas(NULL);
1091 be_gas_emit_switch_section(GAS_SECTION_TEXT);
1093 /* one jump is enough */
1094 be_emit_cstring("\tjmp ");
1095 ia32_emit_cfop_target(tbl.branches[0].target);
1096 be_emit_finish_line_gas(node);
1106 * Emits code for a unconditional jump.
1108 static void emit_Jmp(const ir_node *node)
1110 ir_node *block, *next_block;
1112 /* for now, the code works for scheduled and non-schedules blocks */
1113 block = get_nodes_block(node);
1115 /* we have a block schedule */
1116 next_block = next_blk_sched(block);
1117 if (get_cfop_target_block(node) != next_block) {
1118 be_emit_cstring("\tjmp ");
1119 ia32_emit_cfop_target(node);
1121 be_emit_cstring("\t/* fallthrough to ");
1122 ia32_emit_cfop_target(node);
1123 be_emit_cstring(" */");
1125 be_emit_finish_line_gas(node);
1128 static void emit_ia32_Immediate(const ir_node *node)
1130 const ia32_immediate_attr_t *attr = get_ia32_immediate_attr_const(node);
1133 if(attr->symconst != NULL) {
1134 ident *id = get_entity_ld_ident(attr->symconst);
1136 if(attr->attr.data.am_sc_sign)
1140 if(attr->symconst == NULL || attr->offset != 0) {
1141 if(attr->symconst != NULL) {
1142 be_emit_irprintf("%+d", attr->offset);
1144 be_emit_irprintf("0x%X", attr->offset);
1150 * Emit an inline assembler operand.
1152 * @param node the ia32_ASM node
1153 * @param s points to the operand (a %c)
1155 * @return pointer to the first char in s NOT in the current operand
1157 static const char* emit_asm_operand(const ir_node *node, const char *s)
1159 const ia32_attr_t *ia32_attr = get_ia32_attr_const(node);
1160 const ia32_asm_attr_t *attr = CONST_CAST_IA32_ATTR(ia32_asm_attr_t,
1162 const arch_register_t *reg;
1163 const ia32_asm_reg_t *asm_regs = attr->register_map;
1164 const ia32_asm_reg_t *asm_reg;
1165 const char *reg_name;
1174 /* parse modifiers */
1177 ir_fprintf(stderr, "Warning: asm text (%+F) ends with %\n", node);
1201 ir_fprintf(stderr, "Warning: asm text (%+F) contains unknown modifier "
1202 "'%c' for asm op\n", node, c);
1208 sscanf(s, "%d%n", &num, &p);
1210 ir_fprintf(stderr, "Warning: Couldn't parse assembler operand (%+F)\n",
1217 if(num < 0 || num >= ARR_LEN(asm_regs)) {
1218 ir_fprintf(stderr, "Error: Custom assembler references invalid "
1219 "input/output (%+F)\n", node);
1222 asm_reg = & asm_regs[num];
1223 assert(asm_reg->valid);
1226 if(asm_reg->use_input == 0) {
1227 reg = get_out_reg(node, asm_reg->inout_pos);
1229 ir_node *pred = get_irn_n(node, asm_reg->inout_pos);
1231 /* might be an immediate value */
1232 if(is_ia32_Immediate(pred)) {
1233 emit_ia32_Immediate(pred);
1236 reg = get_in_reg(node, asm_reg->inout_pos);
1239 ir_fprintf(stderr, "Warning: no register assigned for %d asm op "
1240 "(%+F)\n", num, node);
1244 if(asm_reg->memory) {
1253 reg_name = ia32_get_mapped_reg_name(isa->regs_8bit, reg);
1256 reg_name = ia32_get_mapped_reg_name(isa->regs_8bit_high, reg);
1259 reg_name = ia32_get_mapped_reg_name(isa->regs_16bit, reg);
1262 panic("Invalid asm op modifier");
1264 be_emit_string(reg_name);
1266 emit_register(reg, asm_reg->mode);
1269 if(asm_reg->memory) {
1277 * Emits code for an ASM pseudo op.
1279 static void emit_ia32_Asm(const ir_node *node)
1281 const void *gen_attr = get_irn_generic_attr_const(node);
1282 const ia32_asm_attr_t *attr
1283 = CONST_CAST_IA32_ATTR(ia32_asm_attr_t, gen_attr);
1284 ident *asm_text = attr->asm_text;
1285 const char *s = get_id_str(asm_text);
1287 be_emit_cstring("# Begin ASM \t");
1288 be_emit_finish_line_gas(node);
1295 s = emit_asm_operand(node, s);
1304 be_emit_write_line();
1306 be_emit_cstring("# End ASM\n");
1307 be_emit_write_line();
1310 /**********************************
1313 * | | ___ _ __ _ _| |_) |
1314 * | | / _ \| '_ \| | | | _ <
1315 * | |___| (_) | |_) | |_| | |_) |
1316 * \_____\___/| .__/ \__, |____/
1319 **********************************/
1322 * Emit movsb/w instructions to make mov count divideable by 4
1324 static void emit_CopyB_prolog(int rem) {
1325 be_emit_cstring("\tcld");
1326 be_emit_finish_line_gas(NULL);
1330 be_emit_cstring("\tmovsb");
1331 be_emit_finish_line_gas(NULL);
1334 be_emit_cstring("\tmovsw");
1335 be_emit_finish_line_gas(NULL);
1338 be_emit_cstring("\tmovsb");
1339 be_emit_finish_line_gas(NULL);
1340 be_emit_cstring("\tmovsw");
1341 be_emit_finish_line_gas(NULL);
1347 * Emit rep movsd instruction for memcopy.
1349 static void emit_ia32_CopyB(const ir_node *node)
1351 int rem = get_ia32_pncode(node);
1353 emit_CopyB_prolog(rem);
1355 be_emit_cstring("\trep movsd");
1356 be_emit_finish_line_gas(node);
1360 * Emits unrolled memcopy.
1362 static void emit_ia32_CopyB_i(const ir_node *node)
1364 int size = get_ia32_pncode(node);
1366 emit_CopyB_prolog(size & 0x3);
1370 be_emit_cstring("\tmovsd");
1371 be_emit_finish_line_gas(NULL);
1377 /***************************
1381 * | | / _ \| '_ \ \ / /
1382 * | |___| (_) | | | \ V /
1383 * \_____\___/|_| |_|\_/
1385 ***************************/
1388 * Emit code for conversions (I, FP), (FP, I) and (FP, FP).
1390 static void emit_ia32_Conv_with_FP(const ir_node *node)
1392 ir_mode *ls_mode = get_ia32_ls_mode(node);
1393 int ls_bits = get_mode_size_bits(ls_mode);
1395 be_emit_cstring("\tcvt");
1397 if(is_ia32_Conv_I2FP(node)) {
1399 be_emit_cstring("si2ss");
1401 be_emit_cstring("si2sd");
1403 } else if(is_ia32_Conv_FP2I(node)) {
1405 be_emit_cstring("ss2si");
1407 be_emit_cstring("sd2si");
1410 assert(is_ia32_Conv_FP2FP(node));
1412 be_emit_cstring("sd2ss");
1414 be_emit_cstring("ss2sd");
1419 switch(get_ia32_op_type(node)) {
1421 ia32_emit_source_register(node, n_ia32_unary_op);
1423 case ia32_AddrModeS:
1427 assert(0 && "unsupported op type for Conv");
1429 be_emit_cstring(", ");
1430 ia32_emit_dest_register(node, 0);
1431 be_emit_finish_line_gas(node);
1434 static void emit_ia32_Conv_I2FP(const ir_node *node)
1436 emit_ia32_Conv_with_FP(node);
1439 static void emit_ia32_Conv_FP2I(const ir_node *node)
1441 emit_ia32_Conv_with_FP(node);
1444 static void emit_ia32_Conv_FP2FP(const ir_node *node)
1446 emit_ia32_Conv_with_FP(node);
1450 * Emits code for an Int conversion.
1452 static void emit_ia32_Conv_I2I(const ir_node *node)
1454 const char *sign_suffix;
1455 ir_mode *smaller_mode = get_ia32_ls_mode(node);
1456 int smaller_bits = get_mode_size_bits(smaller_mode);
1458 const arch_register_t *in_reg, *out_reg;
1460 assert(!mode_is_float(smaller_mode));
1461 assert(smaller_bits == 8 || smaller_bits == 16 || smaller_bits == 32);
1463 signed_mode = mode_is_signed(smaller_mode);
1464 if(smaller_bits == 32) {
1465 // this should not happen as it's no convert
1469 sign_suffix = signed_mode ? "s" : "z";
1472 out_reg = get_out_reg(node, 0);
1474 switch(get_ia32_op_type(node)) {
1476 in_reg = get_in_reg(node, n_ia32_unary_op);
1478 if (in_reg == &ia32_gp_regs[REG_EAX] &&
1479 out_reg == &ia32_gp_regs[REG_EAX] &&
1483 /* argument and result are both in EAX and */
1484 /* signedness is ok: -> use the smaller cwtl opcode */
1485 be_emit_cstring("\tcwtl");
1487 be_emit_cstring("\tmov");
1488 be_emit_string(sign_suffix);
1489 ia32_emit_mode_suffix_mode(smaller_mode);
1490 be_emit_cstring("l ");
1491 emit_register(in_reg, smaller_mode);
1492 be_emit_cstring(", ");
1493 emit_register(out_reg, NULL);
1496 case ia32_AddrModeS: {
1497 be_emit_cstring("\tmov");
1498 be_emit_string(sign_suffix);
1499 ia32_emit_mode_suffix_mode(smaller_mode);
1500 be_emit_cstring("l ");
1502 be_emit_cstring(", ");
1503 emit_register(out_reg, NULL);
1507 assert(0 && "unsupported op type for Conv");
1509 be_emit_finish_line_gas(node);
1513 /*******************************************
1516 * | |__ ___ _ __ ___ __| | ___ ___
1517 * | '_ \ / _ \ '_ \ / _ \ / _` |/ _ \/ __|
1518 * | |_) | __/ | | | (_) | (_| | __/\__ \
1519 * |_.__/ \___|_| |_|\___/ \__,_|\___||___/
1521 *******************************************/
1524 * Emits a backend call
1526 static void emit_be_Call(const ir_node *node)
1528 ir_entity *ent = be_Call_get_entity(node);
1530 be_emit_cstring("\tcall ");
1532 set_entity_backend_marked(ent, 1);
1533 be_emit_string(get_entity_ld_name(ent));
1535 const arch_register_t *reg = get_in_reg(node, be_pos_Call_ptr);
1537 emit_register(reg, NULL);
1539 be_emit_finish_line_gas(node);
1543 * Emits code to increase stack pointer.
1545 static void emit_be_IncSP(const ir_node *node)
1547 int offs = be_get_IncSP_offset(node);
1548 const arch_register_t *reg = arch_get_irn_register(arch_env, node);
1554 be_emit_cstring("\tsubl $");
1555 be_emit_irprintf("%u, ", offs);
1556 emit_register(reg, NULL);
1558 be_emit_cstring("\taddl $");
1559 be_emit_irprintf("%u, ", -offs);
1560 emit_register(reg, NULL);
1562 be_emit_finish_line_gas(node);
1566 * Emits code for Copy/CopyKeep.
1568 static void Copy_emitter(const ir_node *node, const ir_node *op)
1570 const arch_register_t *in = arch_get_irn_register(arch_env, op);
1571 const arch_register_t *out = arch_get_irn_register(arch_env, node);
1577 if(is_unknown_reg(in))
1579 /* copies of vf nodes aren't real... */
1580 if(arch_register_get_class(in) == &ia32_reg_classes[CLASS_ia32_vfp])
1583 mode = get_irn_mode(node);
1584 if (mode == mode_E) {
1585 be_emit_cstring("\tmovsd ");
1586 emit_register(in, NULL);
1587 be_emit_cstring(", ");
1588 emit_register(out, NULL);
1590 be_emit_cstring("\tmovl ");
1591 emit_register(in, NULL);
1592 be_emit_cstring(", ");
1593 emit_register(out, NULL);
1595 be_emit_finish_line_gas(node);
1598 static void emit_be_Copy(const ir_node *node)
1600 Copy_emitter(node, be_get_Copy_op(node));
1603 static void emit_be_CopyKeep(const ir_node *node)
1605 Copy_emitter(node, be_get_CopyKeep_op(node));
1609 * Emits code for exchange.
1611 static void emit_be_Perm(const ir_node *node)
1613 const arch_register_t *in0, *in1;
1614 const arch_register_class_t *cls0, *cls1;
1616 in0 = arch_get_irn_register(arch_env, get_irn_n(node, 0));
1617 in1 = arch_get_irn_register(arch_env, get_irn_n(node, 1));
1619 cls0 = arch_register_get_class(in0);
1620 cls1 = arch_register_get_class(in1);
1622 assert(cls0 == cls1 && "Register class mismatch at Perm");
1624 if (cls0 == &ia32_reg_classes[CLASS_ia32_gp]) {
1625 be_emit_cstring("\txchg ");
1626 emit_register(in1, NULL);
1627 be_emit_cstring(", ");
1628 emit_register(in0, NULL);
1629 be_emit_finish_line_gas(node);
1630 } else if (cls0 == &ia32_reg_classes[CLASS_ia32_xmm]) {
1631 be_emit_cstring("\txorpd ");
1632 emit_register(in1, NULL);
1633 be_emit_cstring(", ");
1634 emit_register(in0, NULL);
1635 be_emit_finish_line_gas(NULL);
1637 be_emit_cstring("\txorpd ");
1638 emit_register(in0, NULL);
1639 be_emit_cstring(", ");
1640 emit_register(in1, NULL);
1641 be_emit_finish_line_gas(NULL);
1643 be_emit_cstring("\txorpd ");
1644 emit_register(in1, NULL);
1645 be_emit_cstring(", ");
1646 emit_register(in0, NULL);
1647 be_emit_finish_line_gas(node);
1648 } else if (cls0 == &ia32_reg_classes[CLASS_ia32_vfp]) {
1650 } else if (cls0 == &ia32_reg_classes[CLASS_ia32_st]) {
1653 panic("unexpected register class in be_Perm (%+F)\n", node);
1658 * Emits code for Constant loading.
1660 static void emit_ia32_Const(const ir_node *node)
1662 be_emit_cstring("\tmovl ");
1663 emit_ia32_Immediate(node);
1664 be_emit_cstring(", ");
1665 ia32_emit_dest_register(node, 0);
1667 be_emit_finish_line_gas(node);
1671 * Emits code to load the TLS base
1673 static void emit_ia32_LdTls(const ir_node *node)
1675 be_emit_cstring("\tmovl %gs:0, ");
1676 ia32_emit_dest_register(node, 0);
1677 be_emit_finish_line_gas(node);
1680 /* helper function for emit_ia32_Minus64Bit */
1681 static void emit_mov(const ir_node* node, const arch_register_t *src, const arch_register_t *dst)
1683 be_emit_cstring("\tmovl ");
1684 emit_register(src, NULL);
1685 be_emit_cstring(", ");
1686 emit_register(dst, NULL);
1687 be_emit_finish_line_gas(node);
1690 /* helper function for emit_ia32_Minus64Bit */
1691 static void emit_neg(const ir_node* node, const arch_register_t *reg)
1693 be_emit_cstring("\tnegl ");
1694 emit_register(reg, NULL);
1695 be_emit_finish_line_gas(node);
1698 /* helper function for emit_ia32_Minus64Bit */
1699 static void emit_sbb0(const ir_node* node, const arch_register_t *reg)
1701 be_emit_cstring("\tsbbl $0, ");
1702 emit_register(reg, NULL);
1703 be_emit_finish_line_gas(node);
1706 /* helper function for emit_ia32_Minus64Bit */
1707 static void emit_sbb(const ir_node* node, const arch_register_t *src, const arch_register_t *dst)
1709 be_emit_cstring("\tsbbl ");
1710 emit_register(src, NULL);
1711 be_emit_cstring(", ");
1712 emit_register(dst, NULL);
1713 be_emit_finish_line_gas(node);
1716 /* helper function for emit_ia32_Minus64Bit */
1717 static void emit_xchg(const ir_node* node, const arch_register_t *src, const arch_register_t *dst)
1719 be_emit_cstring("\txchgl ");
1720 emit_register(src, NULL);
1721 be_emit_cstring(", ");
1722 emit_register(dst, NULL);
1723 be_emit_finish_line_gas(node);
1726 /* helper function for emit_ia32_Minus64Bit */
1727 static void emit_zero(const ir_node* node, const arch_register_t *reg)
1729 be_emit_cstring("\txorl ");
1730 emit_register(reg, NULL);
1731 be_emit_cstring(", ");
1732 emit_register(reg, NULL);
1733 be_emit_finish_line_gas(node);
1736 static void emit_ia32_Minus64Bit(const ir_node *node)
1738 const arch_register_t *in_lo = get_in_reg(node, 0);
1739 const arch_register_t *in_hi = get_in_reg(node, 1);
1740 const arch_register_t *out_lo = get_out_reg(node, 0);
1741 const arch_register_t *out_hi = get_out_reg(node, 1);
1743 if (out_lo == in_lo) {
1744 if (out_hi != in_hi) {
1745 /* a -> a, b -> d */
1748 /* a -> a, b -> b */
1751 } else if (out_lo == in_hi) {
1752 if (out_hi == in_lo) {
1753 /* a -> b, b -> a */
1754 emit_xchg(node, in_lo, in_hi);
1757 /* a -> b, b -> d */
1758 emit_mov(node, in_hi, out_hi);
1759 emit_mov(node, in_lo, out_lo);
1763 if (out_hi == in_lo) {
1764 /* a -> c, b -> a */
1765 emit_mov(node, in_lo, out_lo);
1767 } else if (out_hi == in_hi) {
1768 /* a -> c, b -> b */
1769 emit_mov(node, in_lo, out_lo);
1772 /* a -> c, b -> d */
1773 emit_mov(node, in_lo, out_lo);
1779 emit_neg( node, out_hi);
1780 emit_neg( node, out_lo);
1781 emit_sbb0(node, out_hi);
1785 emit_zero(node, out_hi);
1786 emit_neg( node, out_lo);
1787 emit_sbb( node, in_hi, out_hi);
1790 static void emit_be_Return(const ir_node *node)
1793 be_emit_cstring("\tret");
1795 pop = be_Return_get_pop(node);
1797 be_emit_irprintf(" $%d", pop);
1799 be_emit_finish_line_gas(node);
1802 static void emit_Nothing(const ir_node *node)
1808 /***********************************************************************************
1811 * _ __ ___ __ _ _ _ __ | |_ _ __ __ _ _ __ ___ _____ _____ _ __| | __
1812 * | '_ ` _ \ / _` | | '_ \ | _| '__/ _` | '_ ` _ \ / _ \ \ /\ / / _ \| '__| |/ /
1813 * | | | | | | (_| | | | | | | | | | | (_| | | | | | | __/\ V V / (_) | | | <
1814 * |_| |_| |_|\__,_|_|_| |_| |_| |_| \__,_|_| |_| |_|\___| \_/\_/ \___/|_| |_|\_\
1816 ***********************************************************************************/
1819 * Enters the emitter functions for handled nodes into the generic
1820 * pointer of an opcode.
1823 void ia32_register_emitters(void) {
1825 #define IA32_EMIT2(a,b) op_ia32_##a->ops.generic = (op_func)emit_ia32_##b
1826 #define IA32_EMIT(a) IA32_EMIT2(a,a)
1827 #define EMIT(a) op_##a->ops.generic = (op_func)emit_##a
1828 #define IGN(a) op_##a->ops.generic = (op_func)emit_Nothing
1829 #define BE_EMIT(a) op_be_##a->ops.generic = (op_func)emit_be_##a
1830 #define BE_IGN(a) op_be_##a->ops.generic = (op_func)emit_Nothing
1832 /* first clear the generic function pointer for all ops */
1833 clear_irp_opcodes_generic_func();
1835 /* register all emitter functions defined in spec */
1836 ia32_register_spec_emitters();
1838 /* other ia32 emitter functions */
1841 IA32_EMIT(SwitchJmp);
1844 IA32_EMIT(Conv_I2FP);
1845 IA32_EMIT(Conv_FP2I);
1846 IA32_EMIT(Conv_FP2FP);
1847 IA32_EMIT(Conv_I2I);
1848 IA32_EMIT2(Conv_I2I8Bit, Conv_I2I);
1851 IA32_EMIT(Minus64Bit);
1854 /* benode emitter */
1879 static const char *last_name = NULL;
1880 static unsigned last_line = -1;
1881 static unsigned num = -1;
1884 * Emit the debug support for node node.
1886 static void ia32_emit_dbg(const ir_node *node)
1888 dbg_info *db = get_irn_dbg_info(node);
1890 const char *fname = be_retrieve_dbg_info(db, &lineno);
1892 if (! cg->birg->main_env->options->stabs_debug_support)
1896 if (last_name != fname) {
1898 be_dbg_include_begin(cg->birg->main_env->db_handle, fname);
1901 if (last_line != lineno) {
1904 snprintf(name, sizeof(name), ".LM%u", ++num);
1906 be_dbg_line(cg->birg->main_env->db_handle, lineno, name);
1907 be_emit_string(name);
1908 be_emit_cstring(":\n");
1909 be_emit_write_line();
1914 typedef void (*emit_func_ptr) (const ir_node *);
1917 * Emits code for a node.
1919 static void ia32_emit_node(const ir_node *node)
1921 ir_op *op = get_irn_op(node);
1923 DBG((dbg, LEVEL_1, "emitting code for %+F\n", node));
1925 if (op->ops.generic) {
1926 emit_func_ptr func = (emit_func_ptr) op->ops.generic;
1927 ia32_emit_dbg(node);
1931 ir_fprintf(stderr, "Error: No emit handler for node %+F (%+G, graph %+F)\n", node, node, current_ir_graph);
1937 * Emits gas alignment directives
1939 static void ia32_emit_alignment(unsigned align, unsigned skip)
1941 be_emit_cstring("\t.p2align ");
1942 be_emit_irprintf("%u,,%u\n", align, skip);
1943 be_emit_write_line();
1947 * Emits gas alignment directives for Functions depended on cpu architecture.
1949 static void ia32_emit_align_func(cpu_support cpu)
1952 unsigned maximum_skip;
1967 maximum_skip = (1 << align) - 1;
1968 ia32_emit_alignment(align, maximum_skip);
1972 * Emits gas alignment directives for Labels depended on cpu architecture.
1974 static void ia32_emit_align_label(cpu_support cpu)
1976 unsigned align; unsigned maximum_skip;
1991 maximum_skip = (1 << align) - 1;
1992 ia32_emit_alignment(align, maximum_skip);
1996 * Test wether a block should be aligned.
1997 * For cpus in the P4/Athlon class it is usefull to align jump labels to
1998 * 16 bytes. However we should only do that if the alignment nops before the
1999 * label aren't executed more often than we have jumps to the label.
2001 static int should_align_block(ir_node *block, ir_node *prev)
2003 static const double DELTA = .0001;
2004 ir_exec_freq *exec_freq = cg->birg->exec_freq;
2006 double prev_freq = 0; /**< execfreq of the fallthrough block */
2007 double jmp_freq = 0; /**< execfreq of all non-fallthrough blocks */
2008 cpu_support cpu = isa->opt_arch;
2011 if(exec_freq == NULL)
2013 if(cpu == arch_i386 || cpu == arch_i486)
2016 block_freq = get_block_execfreq(exec_freq, block);
2017 if(block_freq < DELTA)
2020 n_cfgpreds = get_Block_n_cfgpreds(block);
2021 for(i = 0; i < n_cfgpreds; ++i) {
2022 ir_node *pred = get_Block_cfgpred_block(block, i);
2023 double pred_freq = get_block_execfreq(exec_freq, pred);
2026 prev_freq += pred_freq;
2028 jmp_freq += pred_freq;
2032 if(prev_freq < DELTA && !(jmp_freq < DELTA))
2035 jmp_freq /= prev_freq;
2039 case arch_athlon_64:
2041 return jmp_freq > 3;
2043 return jmp_freq > 2;
2047 static void ia32_emit_block_header(ir_node *block, ir_node *prev)
2052 ir_exec_freq *exec_freq = cg->birg->exec_freq;
2054 n_cfgpreds = get_Block_n_cfgpreds(block);
2055 need_label = (n_cfgpreds != 0);
2057 if (should_align_block(block, prev)) {
2059 ia32_emit_align_label(isa->opt_arch);
2063 ia32_emit_block_name(block);
2066 be_emit_pad_comment();
2067 be_emit_cstring(" /* preds:");
2069 /* emit list of pred blocks in comment */
2070 arity = get_irn_arity(block);
2071 for (i = 0; i < arity; ++i) {
2072 ir_node *predblock = get_Block_cfgpred_block(block, i);
2073 be_emit_irprintf(" %d", get_irn_node_nr(predblock));
2076 be_emit_cstring("\t/* ");
2077 ia32_emit_block_name(block);
2078 be_emit_cstring(": ");
2080 if (exec_freq != NULL) {
2081 be_emit_irprintf(" freq: %f",
2082 get_block_execfreq(exec_freq, block));
2084 be_emit_cstring(" */\n");
2085 be_emit_write_line();
2089 * Walks over the nodes in a block connected by scheduling edges
2090 * and emits code for each node.
2092 static void ia32_gen_block(ir_node *block, ir_node *last_block)
2094 const ir_node *node;
2096 ia32_emit_block_header(block, last_block);
2098 /* emit the contents of the block */
2099 ia32_emit_dbg(block);
2100 sched_foreach(block, node) {
2101 ia32_emit_node(node);
2106 * Emits code for function start.
2108 static void ia32_emit_func_prolog(ir_graph *irg)
2110 ir_entity *irg_ent = get_irg_entity(irg);
2111 const char *irg_name = get_entity_ld_name(irg_ent);
2112 cpu_support cpu = isa->opt_arch;
2113 const be_irg_t *birg = cg->birg;
2115 be_emit_write_line();
2116 be_gas_emit_switch_section(GAS_SECTION_TEXT);
2117 be_dbg_method_begin(birg->main_env->db_handle, irg_ent, be_abi_get_stack_layout(birg->abi));
2118 ia32_emit_align_func(cpu);
2119 if (get_entity_visibility(irg_ent) == visibility_external_visible) {
2120 be_emit_cstring(".global ");
2121 be_emit_string(irg_name);
2123 be_emit_write_line();
2125 ia32_emit_function_object(irg_name);
2126 be_emit_string(irg_name);
2127 be_emit_cstring(":\n");
2128 be_emit_write_line();
2132 * Emits code for function end
2134 static void ia32_emit_func_epilog(ir_graph *irg)
2136 const char *irg_name = get_entity_ld_name(get_irg_entity(irg));
2137 const be_irg_t *birg = cg->birg;
2139 ia32_emit_function_size(irg_name);
2140 be_dbg_method_end(birg->main_env->db_handle);
2142 be_emit_write_line();
2147 * Sets labels for control flow nodes (jump target)
2149 static void ia32_gen_labels(ir_node *block, void *data)
2152 int n = get_Block_n_cfgpreds(block);
2155 for (n--; n >= 0; n--) {
2156 pred = get_Block_cfgpred(block, n);
2157 set_irn_link(pred, block);
2162 * Emit an exception label if the current instruction can fail.
2164 void ia32_emit_exc_label(const ir_node *node)
2166 if (get_ia32_exc_label(node)) {
2167 be_emit_irprintf(".EXL%u\n", 0);
2168 be_emit_write_line();
2173 * Main driver. Emits the code for one routine.
2175 void ia32_gen_routine(ia32_code_gen_t *ia32_cg, ir_graph *irg)
2178 ir_node *last_block = NULL;
2182 isa = (const ia32_isa_t*) cg->arch_env->isa;
2183 arch_env = cg->arch_env;
2185 ia32_register_emitters();
2187 ia32_emit_func_prolog(irg);
2188 irg_block_walk_graph(irg, ia32_gen_labels, NULL, NULL);
2190 n = ARR_LEN(cg->blk_sched);
2191 for (i = 0; i < n;) {
2194 block = cg->blk_sched[i];
2196 next_bl = i < n ? cg->blk_sched[i] : NULL;
2198 /* set here the link. the emitter expects to find the next block here */
2199 set_irn_link(block, next_bl);
2200 ia32_gen_block(block, last_block);
2204 ia32_emit_func_epilog(irg);
2207 void ia32_init_emitter(void)
2209 FIRM_DBG_REGISTER(dbg, "firm.be.ia32.emitter");